An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data

被引:4
|
作者
Zahir, Saif [1 ]
Borici, Arber [1 ]
机构
[1] UNBC, Dept Comp Sci, Image Proc & Graph Lab, Prince George, BC, Canada
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2012年 / 69卷 / 02期
关键词
Systems-on-a-chip; Test patterns compression; Data compression; Entropy; Block-entropy; Scan chain;
D O I
10.1007/s11265-011-0635-5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of the nanometer scale integration technology made it possible for systems-on-a-chip, SoC, design to contain many reusable cores from multiple resources. This resulted in higher complexity SoC testing than the conventional VLSI. To address this increase in design complexity in terms of data-volume and test-time, several compression methods have been developed, employed and proposed in the literature. In this paper, we present a new efficient test vector compression scheme based on block entropy in conjunction with our improved row-column reduction routine to reduce test data significantly. Our results show that the proposed method produces much higher compression ratio than all previously published methods. On average, our scheme scores nearly 13% higher than the best reported results. In addition, our scheme outperformed all results for each of the tested circuits. The proposed scheme is very fast and has considerable low complexity.
引用
收藏
页码:133 / 142
页数:10
相关论文
共 50 条
  • [31] LineDiff Entropy: Lossless Layout Data Compression Scheme for Maskless Lithography Systems
    Tang, Chin-Khai
    Su, Ming-Shing
    Lu, Yi-Chang
    IEEE SIGNAL PROCESSING LETTERS, 2013, 20 (07) : 645 - 648
  • [32] Viterbi-Based Efficient Test Data Compression
    Lee, Dongsoo
    Roy, Kaushik
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 204 - 204
  • [33] Viterbi-Based Efficient Test Data Compression
    Lee, Dongsoo
    Roy, Kaushik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (04) : 610 - 619
  • [34] A TEST DATA COMPRESSION SCHEME BASED ON POSITION INFORMATION CODING
    Chen, Tian
    Yang, Bingdong
    Wang, Wei
    Hao, Birong
    Ren, Fuji
    Liu, Jun
    Wang, YiXin
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT, 2014,
  • [35] A DFT method for core-based systems-on-a-chip based on consecutive testability
    Yoneda, T
    Fujiwara, H
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 193 - 198
  • [36] A New Test Data Compression Scheme
    Zhang, Ling
    Kuang, Jishun
    JOURNAL OF COMPUTERS, 2011, 6 (07) : 1297 - 1301
  • [37] Relationship between entropy and test data compression
    Balakrishnan, Kedarnath J.
    Touba, Nur A.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 386 - 395
  • [38] Relating entropy theory to test data compression
    Balakrishnan, KJ
    Touba, NA
    ETS 2004: NINTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 94 - 99
  • [39] BIST scheme based on two-dimensional test data compression
    Zhou, Bin
    Ye, Yizheng
    Li, Zhaolin
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (04): : 481 - 486
  • [40] A test data compression scheme for reducing power based on OLELC and NBET
    Ma, Jun
    ADVANCED INTELLIGENT COMPUTING THEORIES AND APPLICATIONS, PROCEEDINGS: WITH ASPECTS OF THEORETICAL AND METHODOLOGICAL ISSUES, 2008, 5226 : 728 - 735