An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data

被引:4
|
作者
Zahir, Saif [1 ]
Borici, Arber [1 ]
机构
[1] UNBC, Dept Comp Sci, Image Proc & Graph Lab, Prince George, BC, Canada
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2012年 / 69卷 / 02期
关键词
Systems-on-a-chip; Test patterns compression; Data compression; Entropy; Block-entropy; Scan chain;
D O I
10.1007/s11265-011-0635-5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of the nanometer scale integration technology made it possible for systems-on-a-chip, SoC, design to contain many reusable cores from multiple resources. This resulted in higher complexity SoC testing than the conventional VLSI. To address this increase in design complexity in terms of data-volume and test-time, several compression methods have been developed, employed and proposed in the literature. In this paper, we present a new efficient test vector compression scheme based on block entropy in conjunction with our improved row-column reduction routine to reduce test data significantly. Our results show that the proposed method produces much higher compression ratio than all previously published methods. On average, our scheme scores nearly 13% higher than the best reported results. In addition, our scheme outperformed all results for each of the tested circuits. The proposed scheme is very fast and has considerable low complexity.
引用
收藏
页码:133 / 142
页数:10
相关论文
共 50 条
  • [21] Using an embedded processor for efficient deterministic testing of systems-on-a-chip
    Jas, Abhijit
    Touba, Nur A.
    Proceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1999, : 418 - 423
  • [22] Automatic generation of schedulings for improving the test coverage of Systems-on-a-chip
    Helmstetter, C.
    Maraninchi, E.
    Maillet-Contoz, L.
    Moy, M.
    PROCEEDINGS OF FORMAL METHODS IN COMPUTER AIDED DESIGN, 2006, : 171 - +
  • [23] Efficient test compression technique based on block merging
    El-Maleh, A. H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (05): : 327 - 335
  • [24] A robust protocol for concurrent on-line test (COLT) of NoC-based systems-on-a-chip
    Bhojwani, Praveen S.
    Mahapatra, Rabi N.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 670 - +
  • [25] A low overhead design for testability and test generation technique for core-based systems-on-a-chip
    Ghosh, I
    Jha, NK
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (11) : 1661 - 1676
  • [26] An efficient test vector compression technique based on block merging
    El-Maleh, Aiman
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1447 - 1450
  • [27] AN EFFICIENT JPEG STEGANOGRAPHIC SCHEME BASED ON THE BLOCK ENTROPY OF DCT COEFFICIENTS
    Wang, Chang
    Ni, Jiangqun
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1785 - 1788
  • [28] Delay fault testing of core-based systems-on-a-chip
    Xu, Q
    Nicolici, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 744 - 749
  • [29] Test Design and Optimization for Multiple Core Systems-On-a-Chip using Genetic Algorithm
    Sakthivel, P.
    Narayanasamy, P.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2006, 6 (10): : 121 - 129
  • [30] Systems-on-chip: Use of test data compression technique for reducing test time
    Dalmasso, Julien
    Flottes, Marie-Lise
    Rouzeyre, Bruno
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 93 - 96