An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data

被引:4
|
作者
Zahir, Saif [1 ]
Borici, Arber [1 ]
机构
[1] UNBC, Dept Comp Sci, Image Proc & Graph Lab, Prince George, BC, Canada
关键词
Systems-on-a-chip; Test patterns compression; Data compression; Entropy; Block-entropy; Scan chain;
D O I
10.1007/s11265-011-0635-5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of the nanometer scale integration technology made it possible for systems-on-a-chip, SoC, design to contain many reusable cores from multiple resources. This resulted in higher complexity SoC testing than the conventional VLSI. To address this increase in design complexity in terms of data-volume and test-time, several compression methods have been developed, employed and proposed in the literature. In this paper, we present a new efficient test vector compression scheme based on block entropy in conjunction with our improved row-column reduction routine to reduce test data significantly. Our results show that the proposed method produces much higher compression ratio than all previously published methods. On average, our scheme scores nearly 13% higher than the best reported results. In addition, our scheme outperformed all results for each of the tested circuits. The proposed scheme is very fast and has considerable low complexity.
引用
收藏
页码:133 / 142
页数:10
相关论文
共 50 条
  • [1] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data
    Saif Zahir
    Arber Borici
    Journal of Signal Processing Systems, 2012, 69 : 133 - 142
  • [2] A hybrid test compression technique for efficient testing of systems-on-a-chip
    El-Maleh, AH
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 599 - 602
  • [3] A geometric-primitives-based compression scheme for testing systems-on-a-chip
    El-Maleh, A
    al Zahir, S
    Khan, E
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 54 - 59
  • [4] Analysing trade-offs in scan power and test data compression for systems-on-a-chip
    Rosinger, PM
    Gonciari, PT
    Al-Hashimi, BM
    Nicolici, N
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 188 - 196
  • [5] An efficient data-independent technique for compressing test vectors in systems-on-a-chip
    Ruan, Xiaoyu
    Katti, Rajendra
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 153 - +
  • [6] Matrix-based software test data decompression for systems-on-a-chip
    Balakrishnan, K
    Touba, NA
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (05) : 247 - 256
  • [7] Test synthesis of systems-on-a-chip
    Ravi, S
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (10) : 1211 - 1217
  • [8] Test data compression scheme based on compatible data block coding
    Shang, Jin
    Zhang, Liyong
    Information Technology Journal, 2013, 12 (01) : 204 - 208
  • [9] Manufacturing Test of Systems-on-a-Chip (SoCs)
    Abraham, Jacob A.
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 272 - 272
  • [10] Deterministic Test Vector Compression/Decompression for Systems-on-a-Chip Using an Embedded Processor
    Abhijit Jas
    Nur A. Touba
    Journal of Electronic Testing, 2002, 18 : 503 - 514