In-line High-K/Metal Gate Monitoring Using Picosecond Ultrasonics

被引:0
|
作者
Hsu, C. W. [1 ]
Huang, R. P. [1 ]
Chen, J. [3 ]
Tan, J. [3 ]
Huang, H. F. [1 ]
Lin, Welch [1 ]
Hsieh, Y. L. [1 ]
Tsao, W. C. [1 ]
Chen, C. H. [1 ]
Lin, Y. M. [1 ]
Lin, C. H.
Hsu, H. K. [1 ]
Liu, K. [1 ]
Huang, C. C. [1 ]
Wu, J. Y. [1 ]
Dai, J. [2 ]
Mukundhan, P. [2 ]
机构
[1] United Microelect Corp, Adv Technol Dev Div, 18,Nanke 2nd Rd Tainan Sci Pk, Tainan, Taiwan
[2] Rudolph Technol, Rudolph, NJ 07836 USA
[3] 7F-9,No.81 Shuei Li Rd, Hsinchu 300, Taiwan
关键词
Aluminum CMP; High-K/metal gate; Picosecond Ultrasonic Measurement; SRAM Measurement;
D O I
10.1117/12.2011348
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
High-K/metal gate technology, introduced by Intel, to replace the conventional oxide gate dielectric and polysilicon gate has truly revolutionized transistor technology more than any other change over the last 40 years. First introduced at the 45nm node, this complex process has now been adopted for advanced nodes. The capability of picosecond ultrasonic measurements (PULSE T) for in-line monitoring of High-K/metal gate structures was evaluated and the benefits of this technology for measuring various structures including SRAM, pad array, and line array key with excellent correlation to cross sectional TEM was demonstrated. We have shown that, only a direct measurement of SRAM structures can represent true variations of the metal gate height due to CMP process and is strongly affected by the design and layout of pattern, including pattern density, dummy design, and spacing. The small spot, non-contact, non-destructive nature of this technology allows for in-line measurements directly on these structures with excellent repeatability at a very high throughput.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] High-mobility dual metal gate MOS transistors with high-k gate dielectrics
    Takahashi, K
    Manabe, K
    Morioka, A
    Ikarashi, T
    Yoshihara, T
    Watanabe, H
    Tatsumi, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2210 - 2213
  • [42] Performance Improvement of Pi-gate SOI MOSFET Transistor using High-k Dielectric with Metal Gate
    Rahou, Fatima Zohra
    Bouazza, A. Guen
    Bouazza, B.
    IETE JOURNAL OF RESEARCH, 2016, 62 (03) : 331 - 338
  • [43] Anomalous Width Dependence of Gate Current in High-K Metal Gate nMOS Transistors
    Duhan, Pardeep
    Ganeriwala, Mohit D.
    Rao, V. Ramgopal
    Mohapatra, Nihar R.
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (08) : 739 - 741
  • [44] Integrating high-k/metal gates: gate-first or gate-last?
    Hoffmann, Thomas Y.
    SOLID STATE TECHNOLOGY, 2010, 53 (03) : 20 - +
  • [45] Thermally unstable ruthenium oxide gate electrodes in Metal/High-k gate stacks
    Kadoshima, Masaru
    Aminaka, Toshio
    Kurosawa, Etsuo
    Aoyama, Takayuki
    Nara, Yasuo
    Ohji, Yuzuru
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2108 - 2111
  • [46] Schottky s/d MOSFETs with high-K gate dielectrics and metal gate electrodes
    Zhu, SY
    Chen, JD
    Hu, HY
    Whang, SJ
    Chen, JH
    Shen, C
    Li, MF
    Lee, SJ
    Zhu, CX
    Chan, DSH
    Du, AY
    Tung, CH
    Singh, J
    Chin, A
    Kwong, DL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 53 - 56
  • [47] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [48] Improvement of metal gate/high-k dielectric CMOSFETs characteristics by neutral beam etching of metal gate
    Min, K. S.
    Park, C.
    Kang, C. Y.
    Park, C. S.
    Park, B. J.
    Kim, Y. W.
    Lee, B. H.
    Lee, Jack C.
    Bersuker, G.
    Kirsch, P.
    Jammy, R.
    Yeom, G. Y.
    SOLID-STATE ELECTRONICS, 2013, 86 : 75 - 78
  • [49] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297
  • [50] Low voltage SILC Analysis for High-k/Metal Gate Dielectrics
    Rahim, N.
    Misra, D.
    ADVANCED GATE STACK, SOURCE/DRAIN, AND CHANNEL ENGINEERING FOR SI-BASED CMOS 5: NEW MATERIALS, PROCESSES, AND EQUIPMENT, 2009, 19 (01): : 283 - 287