Design of NCL Gates with the ASCEnD Flow

被引:0
|
作者
Moreira, Matheus T. [1 ]
Oliveira, Carlos H. M. [1 ]
Porto, Ricardo C. [1 ]
Calazans, Ney L. V. [1 ]
机构
[1] Pontificia Univ Catolica Rio Grande do Sul, Fac Comp Sci, Porto Alegre, RS, Brazil
关键词
standard cell library; asynchronous circuits; null convention logic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Silicon technologies advances brought the possibility of integrating billions of transistors in a die. However, as transistors get smaller, some of the aspects that were negligible in previous technologies emerge as difficulties for the design in current and future technology nodes. In this context, fully synchronous circuits are harder to be built, as timing closure constraints become difficult to be met, and the asynchronous paradigm gains interest in the research community for its ability to cope with current technologies issues. ASCEnD was proposed as a standard cell library for supporting standard-cell based design of asynchronous circuits and comprises a design flow for asynchronous components. This work presents the use of the ASCEnD flow to design NCL gates, which enable design improvement opportunities for some asynchronous templates. A total of 14 different NCL gates were designed at the layout level and had their electrical behavior characterized. As a result, electrical and physical models of these gates are now part of the ASCEnD library.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] ASCEND: Design and Baseline Characteristics of a Large Randomised Trial in Diabetes
    Bowman, Louise
    Aung, Theingi
    Haynes, Richard
    Armitage, Jane
    DIABETES, 2012, 61 : A556 - A557
  • [22] Design of the Superconducting AC and DC Distribution for the ASCEND Demonstrator at Airbus
    Nilsson, E.
    Rivenc, J.
    Rouquette, J. F.
    Tassisto, M.
    Fallouh, C.
    Ybanez, L.
    Delarche, A.
    Berg, F.
    Doenges, S. A.
    Weiss, J.
    Radcliff, K.
    van der Laan, D. C.
    Otten, S.
    Dhalle, M.
    ten Kate, H.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (05)
  • [23] Design guidelines for spillway gates
    Gates, Cranes + Hoists Section, Harza Engineering Co, Chicago IL 60606, United States
    J Hydraul Eng, 3 (155-165):
  • [24] An approach to the design of PFSCL gates
    Alioto, M
    Fort, A
    Pancioni, L
    Rocchi, S
    Vignoli, V
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2437 - 2440
  • [25] Design guidelines for spillway gates
    Sehgal, CK
    JOURNAL OF HYDRAULIC ENGINEERING-ASCE, 1996, 122 (03): : 155 - 165
  • [26] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Waleed K. Al-Assadi
    Sindhu Kakarla
    Journal of Electronic Testing, 2009, 25 : 117 - 126
  • [27] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (01): : 117 - 126
  • [28] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 582 - 590
  • [29] Flow upstream of orifices and sluice gates
    Shammaa, Y
    Zhu, DZ
    Rajaratnam, N
    JOURNAL OF HYDRAULIC ENGINEERING, 2005, 131 (02) : 127 - 133
  • [30] SDDS-NCL Design: Analysis of Supply Voltage Scaling
    Guazzelli, Ricardo A.
    Moraes, Fernando G.
    Calazans, Ney L. V.
    Moreira, Matheus T.
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,