Testability of 123DD based differential pass-transistor logic circuits

被引:0
|
作者
Jaekel, A [1 ]
机构
[1] Univ Windsor, Sch Comp Sci, Windsor, ON N9B 3P4, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Differential Pass-Transistor Logic (DPTL) circuits have demonstrated significant power-delay advantages over conventional CMOS logic circuits. They also offer effective noise immunity by structural means rather than requiring large signal swings. They are particularly suitable for the design of high-speed iterative arithmetic circuits. In this paper we show that DPTL circuits have certain inherent self-checking capabilities. We show that all single transistor faults in a DPTL circuit, either produces the correct output or can be detected by (i)loss of complementarity at the outputs or (ii) excessive current drawn from the power supply. This property can be used to design simple, low-overhead test circuitry that allows fast, on-line detection of single faults. Although detection of all multiple-faults cannot be guaranteed using only the on-line tests, many such faults are also detected by the test circuitry.
引用
收藏
页码:1782 / 1787
页数:6
相关论文
共 50 条
  • [41] Synthesis of high-speed pass-transistor logic
    Oklobdzija, VG
    Duchene, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (11): : 974 - 976
  • [42] Low power pass-transistor logic and application examples
    Kobe Univ, Kobe, Japan
    Electron Commun Jpn Part III Fundam Electron Sci, 9 (54-66):
  • [43] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 325 - 328
  • [44] Complementary pass-transistor adiabatic logic and sequential circuits using three-phase power supply
    Hu, JP
    Zhang, WJ
    Xia, YS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 201 - 204
  • [45] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    VLSI DESIGN, 2002, 15 (01) : 417 - 426
  • [46] Low power adiabatic multiplier with complementary pass-transistor logic
    Hu, JP
    Xu, TF
    Lin, P
    Xia, YS
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1065 - 1069
  • [47] Low power energy recovery complementary pass-transistor logic
    Chang, Robert C.
    Hung, Po-Chung
    Lin, Hsin-Lei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (04) : 491 - 504
  • [48] High signal swing pass-transistor logic using Surrounding Gate Transistor
    Endoh, Tetuo
    Funaki, Toshihiko
    Sakuraba, Hiroshi
    Masuoka, Fujio
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 273 - 275
  • [49] A high signal swing pass-transistor logic using surrounding gate transistor
    Endoh, T
    Funaki, T
    Sakuraba, H
    Masuoka, F
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 273 - 275
  • [50] 4-2 COMPRESSOR WITH COMPLEMENTARY PASS-TRANSISTOR LOGIC
    KANIE, Y
    KUBOTA, Y
    TOYOYAMA, S
    IWASE, Y
    TSUCHIMOTO, S
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (04) : 647 - 649