Testability of 123DD based differential pass-transistor logic circuits

被引:0
|
作者
Jaekel, A [1 ]
机构
[1] Univ Windsor, Sch Comp Sci, Windsor, ON N9B 3P4, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Differential Pass-Transistor Logic (DPTL) circuits have demonstrated significant power-delay advantages over conventional CMOS logic circuits. They also offer effective noise immunity by structural means rather than requiring large signal swings. They are particularly suitable for the design of high-speed iterative arithmetic circuits. In this paper we show that DPTL circuits have certain inherent self-checking capabilities. We show that all single transistor faults in a DPTL circuit, either produces the correct output or can be detected by (i)loss of complementarity at the outputs or (ii) excessive current drawn from the power supply. This property can be used to design simple, low-overhead test circuitry that allows fast, on-line detection of single faults. Although detection of all multiple-faults cannot be guaranteed using only the on-line tests, many such faults are also detected by the test circuitry.
引用
收藏
页码:1782 / 1787
页数:6
相关论文
共 50 条
  • [31] FAST PASS-TRANSISTOR SIMULATION FOR CUSTOM MOS CIRCUITS
    BARZILAI, Z
    HUISMAN, LM
    SILBERMAN, GM
    TANG, DT
    WOO, LS
    IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (01): : 71 - 81
  • [32] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13
  • [33] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    LIAO Kai
    CUI XiaoXin
    LIAO Nan
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    ScienceChina(InformationSciences), 2014, 57 (04) : 273 - 285
  • [34] Design automation algorithms for regenerative pass-transistor logic
    Cheung, T
    Asada, K
    Wong, H
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1540 - 1543
  • [35] Top-down pass-transistor logic design
    Yano, K
    Sasaki, Y
    Rikino, K
    Seki, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (06) : 792 - 803
  • [36] Dual-Threshold Pass-Transistor Logic Design
    Oliver, Lara D.
    Chakrabarty, Krishnendu
    Massoud, Hisham Z.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 291 - 296
  • [37] Test Generation for Stuck-on Faults in Pass-Transistor Logic SPL and Implementation of DFT Circuits
    Shinogi, Tsuyoshi
    Hayashi, Terumine
    Taki, Kazuo
    Systems and Computers in Japan, 1999, 30 (07) : 55 - 67
  • [38] CSPL: A capacitor-separated pass-transistor logic
    Yamashita, T
    Asada, K
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 29 - 32
  • [39] Low power pass-transistor logic and application examples
    Taki, K
    Lee, BY
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 54 - 66
  • [40] Area-oriented synthesis for Pass-Transistor Logic
    Chaudhry, R
    Liu, TH
    Aziz, A
    Burns, JL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 160 - 167