Macro Model for Discrete-Time Sigma-Delta Modulators

被引:0
|
作者
Lee, Kye-Shin [1 ]
机构
[1] Univ Akron, Dept Elect & Comp Engn, Akron, OH 44325 USA
关键词
macro model; non-idealities; sigma-delta modulator; signal-to-noise-distortion ratio (SNDR); simulation time; 5-MHZ BANDWIDTH; FEEDBACK; SNDR;
D O I
10.3390/electronics11233994
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a macro model for discrete-time sigma-delta modulators, which can significantly reduce the simulation time compared to transistor level circuits. The proposed macro model is realized by effectively combining active and passive ideal circuit components with Verilog-A modules. As such, since the macro model is a true representation of the actual transistor level circuit, a moderately good accuracy can be obtained. In addition, the proposed macro model includes the major amplifier, comparator, and switch-capacitor non-idealities of the sigma-delta modulator such as amplifier DC gain, GBW, slewrate, comparator bandwidth, hysteresis, parasitic capacitance, and switch-on resistance. The results show the simulation time of the proposed macro model sigma-delta modulator is only 6.43% of the transistor level circuit with comparable accuracy. As a result, the proposed macro model can facilitate the circuit design and leverage non-ideality analysis of discrete-time sigma-delta modulators. As a practical design example, a second order discrete-time sigma-delta modulator with a five-level quantizer is realized using the propose macro model for GSM and WCDMA applications.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] Functionality of quantization noise in sigma-delta modulators
    Keramat, M
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 912 - 915
  • [42] Quantizer nonoverload criteria in sigma-delta modulators
    Lokken, Ivar
    Vinje, Anders
    Saether, Trond
    Hernes, Bjornar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12): : 1383 - 1387
  • [43] Pipelined sigma-delta modulators with interstage scaling
    Ramesh, MC
    Chao, KS
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 39 - 42
  • [44] On the stability of high order Sigma-Delta modulators
    Mladenov, V
    Hegt, H
    van Roermund, A
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1383 - 1386
  • [45] HARMONIC DISTORTION IN SC SIGMA-DELTA MODULATORS
    DIAS, VF
    PALMISANO, G
    MALOBERTI, F
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1994, 41 (04): : 326 - 329
  • [46] Simulating Nonlinear Capacitors in Sigma-Delta Modulators
    Marechal, Sylvain
    Krummenacher, Francois
    Kayal, Maher
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 553 - 556
  • [47] Stability of high order sigma-delta modulators
    Steiner, P
    Yang, WW
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 52 - 55
  • [48] 0.65V sigma-delta modulators
    Sauerbrey, J
    Wittig, M
    Schmitt-Landsiedel, D
    Thewes, R
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 1021 - 1024
  • [49] Mutirate-multibit sigma-delta modulators
    Colodro, F
    Torralba, A
    Vegaleal, AP
    Franquelo, LG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 21 - 24
  • [50] Sigma-delta modulators operated in optimization mode
    Yu, SH
    Hu, JS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 1080 - 1083