Macro Model for Discrete-Time Sigma-Delta Modulators

被引:0
|
作者
Lee, Kye-Shin [1 ]
机构
[1] Univ Akron, Dept Elect & Comp Engn, Akron, OH 44325 USA
关键词
macro model; non-idealities; sigma-delta modulator; signal-to-noise-distortion ratio (SNDR); simulation time; 5-MHZ BANDWIDTH; FEEDBACK; SNDR;
D O I
10.3390/electronics11233994
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a macro model for discrete-time sigma-delta modulators, which can significantly reduce the simulation time compared to transistor level circuits. The proposed macro model is realized by effectively combining active and passive ideal circuit components with Verilog-A modules. As such, since the macro model is a true representation of the actual transistor level circuit, a moderately good accuracy can be obtained. In addition, the proposed macro model includes the major amplifier, comparator, and switch-capacitor non-idealities of the sigma-delta modulator such as amplifier DC gain, GBW, slewrate, comparator bandwidth, hysteresis, parasitic capacitance, and switch-on resistance. The results show the simulation time of the proposed macro model sigma-delta modulator is only 6.43% of the transistor level circuit with comparable accuracy. As a result, the proposed macro model can facilitate the circuit design and leverage non-ideality analysis of discrete-time sigma-delta modulators. As a practical design example, a second order discrete-time sigma-delta modulator with a five-level quantizer is realized using the propose macro model for GSM and WCDMA applications.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Fourth-order discrete-time variable centre frequency bandpass sigma-delta modulator
    Zhu, Y.
    Al-Sarawi, S. F.
    Lim, C. C.
    Liebelt, M. J.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 820 - +
  • [32] A Tracking Quantizer for Continuous Time Quadrature Bandpass Sigma-Delta Modulators
    Saalfeld, Tobias
    Scholl, Markus
    Beyerstedt, Christoph
    Wunderlich, Ralf
    Heinen, Stefan
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 225 - 228
  • [33] Continuous-time sigma-delta modulators for highly digitised receivers
    Breenis, Lucien J.
    van Veldhoven, Robert H. M.
    Philips, Kathleen
    Rutten, Robert
    Wetzker, Gunnar
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 41 - +
  • [34] Analysis of Clock Jitter in Continuous-Time Sigma-Delta Modulators
    Vasudevan, Vinita
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 519 - 528
  • [35] Effect of feedback waveform in continuous-time sigma-delta modulators
    Oliaei, O
    ELECTRONICS LETTERS, 2001, 37 (14) : 878 - 879
  • [36] Design of Sigma-Delta Modulators of Arbitrary Topology
    Artuhov, Vitalii
    Brytov, Oleksii
    2017 IEEE 37TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2017, : 420 - 423
  • [37] Sigma-delta modulators operating at a limit cycle
    Ouzounov, Sotir
    Hegt, Hans
    Van Roermund, Arthur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (05) : 399 - 403
  • [38] Sigma-delta modulators with interstage gain scaling
    Zheng, ZQ
    Chao, KS
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 40 - 43
  • [39] A new dithering method for sigma-delta modulators
    deJong, PC
    Meijer, GCM
    vanRoermund, AHM
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 10 (03) : 193 - 204
  • [40] On the synthesis and optimization of cascaded continuous-time Sigma-Delta modulators
    Keller, M.
    Buhmann, A.
    Kuderer, M.
    Manoli, Y.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 293 - 297