Dynamic-range enhancement of an optimized 1-bit A/D converter

被引:9
|
作者
Tapang, G [1 ]
Saloma, C [1 ]
机构
[1] Univ Philippines, Natl Inst Phys, Quezon City 1101, Philippines
关键词
1-bit analog-to-digital conversion (ADC); crossing sampling; noise dithering;
D O I
10.1109/82.996057
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A technique is demonstrated for extending the dynamic range of 1-bit analog-to-digital converters (ADCs) that sample at the maximum rate using a sinusoid reference r (t) = A(r) cos(2pif(r)t). The ADC has a detection limit B = piA(r)delta/Delta, where 2delta(s) is the base-clock period, and Delta = sampling interval = 1/2f(r) greater than or equal to 2delta. Optimal sampling is achieved at Delta = 2delta, but with large quantization errors found in the sampled representation of the input signal s(t). Dithering with noise n(sigma)(t) of appropriate variance sigma(2) is utilized to measure a subthreshold s(t) where \s(t)\ < B for all t. Both uniform white noise (UWN) and Gaussian white noise (GWN) are utilized. With UWN dithering at sigma = B, we could reduce the errors to levels that are produced by an equivalent q-bit amplitude-sampling (bipolar) ADC by observing the dithered signal s(t) + n(sigma)(t) over a time duration of T[(0.116/vertical bar V vertical bar)(2(q)-1)](0.995), where T is the sampling period, and +/- V are the ADC supply voltages. With GWN dithering at sigma = 0.5B, the duration required is T[(0.109/V)(2(q-1))](0.996).
引用
收藏
页码:42 / 47
页数:6
相关论文
共 50 条
  • [31] Neural-Network Optimized 1-bit Precoding for Massive MU-MIMO
    Balatsoukas-Stimming, Alexios
    Castaneda, Oscar
    Jacobsson, Sven
    Durisi, Giuseppe
    Studer, Christoph
    2019 IEEE 20TH INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING ADVANCES IN WIRELESS COMMUNICATIONS (SPAWC 2019), 2019,
  • [32] High ACLR 1-bit Direct Radio Frequency Converter Using Symmetric Waveform
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    2012 42ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2012, : 1051 - 1054
  • [33] MONOLITHIC CHARGE-TO-AMPLITUDE CONVERTER CIRCUIT AS A BUILDING-BLOCK OF A WIDE DYNAMIC-RANGE A-TO-D CONVERSION SYSTEM
    TANAKA, M
    IKEDA, H
    IKEDA, M
    INABA, S
    FUJITA, Y
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1994, 350 (1-2): : 305 - 313
  • [34] IMAGE DYNAMIC-RANGE ENHANCEMENT AND STABILIZATION IN THE CONTEXT OF THE LOGARITHMIC IMAGE-PROCESSING MODEL
    JOURLIN, M
    PINOLI, JC
    SIGNAL PROCESSING, 1995, 41 (02) : 225 - 237
  • [35] TECHNIQUES FOR PSEUDO-DC RESTORATION AND DYNAMIC-RANGE ENHANCEMENT OF SCANNED INFRARED IMAGERY
    BARTLETT, TA
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1981, 310 : 175 - 182
  • [36] Implementation of Dynamic-Range Enhancement and Super-Resolution Algorithms for Medical Image Processing
    Okuhata, Hiroyuki
    Imai, Rintaro
    Ise, Masanao
    Omaki, Roberto Y.
    Nakamura, Hajime
    Hara, Shinsukc
    Shirakawa, Isao
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 183 - 186
  • [38] The optimal BPSK demodulator with a 1-bit A/D front-end
    Wu, PH
    IEEE MILITARY COMMUNICATIONS CONFERENCE - PROCEEDINGS, VOLS 1-3, 1998, : 730 - 735
  • [39] HIGH-SPEED ANALOG-DIGITAL CONVERTER WITH 60-DB DYNAMIC-RANGE
    DOROSHEV, VP
    BELOV, AM
    YAMNYI, VE
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1985, 28 (05) : 1082 - 1085
  • [40] 1-bit quantiser with rail to rail input range for sub-1V ΔΣ modulators
    Maymandi-Nejad, M
    Sachdev, M
    ELECTRONICS LETTERS, 2003, 39 (12) : 894 - 895