Ultralow Specific On-Resistance Superjunction Vertical DMOS With High-K Dielectric Pillar

被引:41
|
作者
Luo, Xiaorong [1 ,2 ]
Jiang, Y. H. [1 ]
Zhou, K. [1 ]
Wang, P. [1 ]
Wang, X. W. [1 ]
Wang, Q. [1 ]
Yao, G. L. [1 ]
Zhang, B. [1 ]
Li, Z. J. [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] China Elect Technol Grp Corp, Res Inst 24, Chongqing 400060, Peoples R China
基金
中国国家自然科学基金;
关键词
Breakdown voltage (BV); high relative permittivity; specific on-resistance; superjunction (SJ); SRTIO3; THIN-FILMS;
D O I
10.1109/LED.2012.2196969
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A superjunction (SJ) VDMOS with a high-k (HK) dielectric pillar below the trench gate is proposed and investigated by simulation. The HK dielectric causes a self-adapted assistant depletion of the n pillar. This not only increases the n-pillar doping concentration and thus reduces the specific on-resistance (R-on,R-sp) but also alleviates the charge-imbalance issue in SJ devices. The HK dielectric weakens the lateral field and enhances the vertical field strength in a high-voltage blocking state, leading to an improved breakdown voltage (BV). Ion implantation through trench sidewalls forms narrow and highly doped n pillars to further reduce the R-on,R-sp. The R-on,(sp) decreases by 42%, and BV increases by 15% compared with those of a conventional SJ VDMOS.
引用
收藏
页码:1042 / 1044
页数:3
相关论文
共 50 条
  • [21] Ultralow Specific On-Resistance High-Voltage SOI Lateral MOSFET
    Luo, Xiaorong
    Fan, Jie
    Wang, Yuangang
    Lei, Tianfei
    Qiao, Ming
    Zhang, Bo
    Udrea, Florin
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (02) : 185 - 187
  • [22] The Minimum Specific On-Resistance of 3-D Superjunction Devices
    Zhang, Wentong
    Zhang, Ke
    Wu, Lingying
    Sun, Yan
    Guo, Xinkai
    Wang, Zhuo
    Qiao, Ming
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (03) : 1206 - 1210
  • [23] Numerical analysis of specific on-resistance for trench gate superjunction MOSFETs
    Onishi, Yasuhiko
    Hashimoto, Yoshio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (02)
  • [24] On the Specific on-State Resistance of Superjunction MOSFETs With a Compensated Pillar
    Kang, H.
    Udrea, E.
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (12) : 1904 - 1907
  • [25] Towards ultimate scaling of LDMOS with Ultralow Specific On-resistance
    Mehrotra, Saumitra
    Radic, Ljubo
    Grote, Bernhard
    Saxena, Tanuj
    Qin, Ganming
    Khemka, Vishnu
    Thomas, Tania
    Gibson, Mark
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 42 - 45
  • [26] Accumulation-Mode High Voltage SOI LDMOS with Ultralow Specific On-resistance
    Wei, Jie
    Luo, Xiaorong
    Zhang, Yanhui
    Li, Pengcheng
    Zhou, Kun
    Li, Zhaoji
    Lei, Dameng
    He, Fanzhou
    Zhang, Bo
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 185 - 188
  • [27] Ultralow ON-Resistance High-Voltage Vertical HEMT With an Accumulation Effect Trench Gate
    Yang, Chao
    Wu, Jun-Feng
    Peng, Fu
    Wei, Jie
    Deng, Si-Yu
    Luo, Xiao-Rong
    Zhang, Bo
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 355 - 357
  • [28] Superjunction LDMOS With Dual Gate for Low On-Resistance and High Transconductance
    Cao, Zhen
    Jiao, Licheng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 890 - 896
  • [29] The Minimum Specific On-Resistance of 4H-SiC Superjunction Devices
    Zhang, Wentong
    Liu, Yuting
    Li, Hongbo
    Liu, Teng
    Qiao, Ming
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (10) : 6216 - 6220
  • [30] ULTRALOW ON-RESISTANCE P-CHANNEL LATERAL DMOS FABRICATED ON (110)-ORIENTED SI SUBSTRATE
    THRONGNUMCHAI, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (11) : 2132 - 2133