Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs

被引:0
|
作者
Adetomi, Adewale [1 ]
Enemali, Godwin [1 ]
Arslan, Tughrul [1 ]
机构
[1] Univ Edinburgh, Sch Engn, Inst Integrated Micro & Nano Syst, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
FPGA; CELOC; CERANoC; clock buffers; dynamic communication; network on chip; reliability; relocation;
D O I
暂无
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Fault tolerance has become more important in modern chips. This is because of the increasing use of smaller process nodes. Though there has been a tremendous increase in the integrating density of transistors, the miniaturized size has made them more vulnerable to ageing-and radiation-induced hard errors. In this paper, we present mechanisms for tackling soft and hard errors in CERANoC, a Clock-Enabled Relocation-Aware Network-on-Chip. It has been developed as a communication network that facilitates the online relocation of circuits in response to hard errors. This highlights why it is important that the network itself is resilient to errors.
引用
收藏
页码:214 / 217
页数:4
相关论文
共 50 条
  • [31] Fault-tolerant communication in embedded supercomputing
    Efthivoulidis, G
    Verentziotis, EA
    Meliones, AN
    Varvarigou, TA
    Kontizas, A
    Deconinck, G
    De Florio, V
    IEEE MICRO, 1998, 18 (05) : 42 - 52
  • [32] Fault-Tolerant Coding for Quantum Communication
    Christandl, Matthias
    Mueller-Hermes, Alexander
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2024, 70 (01) : 282 - 317
  • [33] Fault-tolerant servers for anycast communication
    Yu, S
    Zhou, W
    Jia, W
    PDPTA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS 1-4, 2003, : 1244 - 1250
  • [34] ON FAULT-TOLERANT DISTRIBUTOR COMMUNICATION ARCHITECTURE
    GUHA, S
    SEN, A
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (03) : 281 - 283
  • [35] RMP: Fault-tolerant group communication
    Jia, WJ
    Kaiser, J
    Nett, E
    IEEE MICRO, 1996, 16 (02) : 59 - 67
  • [36] Topology control for fault-tolerant communication in highly dynamic wireless networks
    Thallner, B
    Moser, H
    PROCEEDINGS OF THE THIRD INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2005, : 89 - 100
  • [37] Robust and Fault-Tolerant Communication Networks
    Tavernier, Wouter
    Frincke, Deborah
    Autenrieth, Achim
    Colle, Didier
    COMPUTER NETWORKS, 2015, 82 : 1 - 3
  • [38] Hardware implementation of a fault-tolerant Hopfield Neural Network on FPGAs
    Antonio Clemente, Juan
    Mansour, Wassim
    Ayoubi, Rafic
    Serrano, Felipe
    Mecha, Hortensia
    Ziade, Haissam
    El Falou, Wassim
    Velazco, Raoul
    NEUROCOMPUTING, 2016, 171 : 1606 - 1609
  • [39] A Comparison of Fault-Tolerant Memories in SRAM-Based FPGAs
    Rollins, Nathaniel
    Fuller, Megan
    Wirthlin, Michael J.
    2010 IEEE AEROSPACE CONFERENCE PROCEEDINGS, 2010,
  • [40] Analytic Reliability Evaluation for Fault-Tolerant Circuit Structures on FPGAs
    Anwer, Jahanzeb
    Platzner, Marco
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 177 - 184