An energy reduced sampling technique applied to a 10b 1MS/s SAR ADC

被引:0
|
作者
Bindra, Harijot Singh [1 ]
Annema, Anne-Johan [1 ]
Louwsma, Simon M. [2 ]
van Tuijl, Ed J. M. [2 ]
Nauta, Bram [1 ]
机构
[1] Univ Twente, Integrated Circuit Design, Enschede, Netherlands
[2] Teledyne DALSA, Enschede, Netherlands
关键词
Nyquist sampling; input driver; SAR; adiabatic; SNDR; SFDR; Walden Figure-of-Merit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-bit 1MS/s SAR ADC in 65nm CMOS is presented that introduces an Energy-Reduced-Sampling (ERS) technique to reduce the input drive energy for Nyquist rate ADCs. Our ADC occupies an area of 0.048 mm(2), and achieves an SFDR of 67 dB, an SNDR of 56 dB at up-to 1MS/s and 3.2 mu W power consumption, yielding a Walden Figure of Merit, FoM(w) of 5.9fJ/conversion-step. Using ERS, the peak sampling current and hence the input drive power is reduced by a factor 1.5 as compared to conventional sampling (CS). Considering an ideal Class A operation for the circuit driving the ADC, this translates into a minimum driver power consumption of 80 mu W for our ERS based ADC whereas it is 135 mu W for the conventional sampling, both much larger than the ADC power consumption of 3.2 mu W.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [21] Design of a Novel 12-bit 1MS/s Charge Redistribution SAR ADC for CZT Detectors
    Liu, Wei
    Wei, Tingcun
    Guo, Panjie
    Hu, Yongcai
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 867 - 871
  • [22] An Optimized Under-sampling 10b High Speed ADC
    Wang Xinghua
    Zhong Shun'an
    Zhang Zhuo
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 3, 2010, : 158 - 162
  • [23] A 550μW 10b 40MS/s SAR ADC with Multistep Addition-only Digital Error Correction
    Cho, Sang-Hyun
    Lee, Chang-Kyo
    Kwon, Jong-Kee
    Ryu, Seung-Tak
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [24] A 1.8V 1MS/sRail-to-Rail 10-bit SAR ADC in 0.18μm CMOS
    Saisundar, S.
    Cheong, Jia Hao
    Je, Minkyu
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 83 - 85
  • [25] 8 b 10 MS/s differential SAR ADC in 28 nm CMOS for precise energy measurement
    Kaczmarczyk, P.
    Kmon, P.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (03):
  • [26] A Signal-Independent Background-Calibrating 20b 1MS/s SAR ADC with 0.3ppm INL
    Li, Hongxing
    Maddox, Mark
    Coln, Michael C. W.
    Buckley, William
    Hummerston, Derek
    Naeem, Naveed
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 242 - +
  • [27] A 69mW 10b 80MS/s pipelined CMOS ADC
    Min, BM
    Kim, P
    Boisvert, D
    Aude, A
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 324 - 325
  • [28] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [29] An 8 b 700 MS/s 1 b/Cycle SAR ADC Using a Delay-Shift Technique
    Tsai, Tsung-Han
    Tai, Hung-Yen
    Tsai, Pao-Yang
    Tsai, Cheng-Hsueh
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (05) : 683 - 692
  • [30] A 10b 20MS/s SAR ADC with a Low-Power and Area-Efficient DAC-Compensated Reference
    Liu, Maoqiang
    van Roermund, Arthur
    Harpe, Pieter
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 231 - 234