A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology

被引:15
|
作者
Hoeppner, Sebastian [1 ]
Eisenreich, Holger [1 ]
Henker, Stephan [1 ]
Walter, Dennis [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect Engn & Informat Technol, Chair Highly Parallel VLSI Syst & Neuromorph Circ, Dresden, Germany
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); dynamic voltage and frequency scaling (DVFS); globally asynchronous locally synchronous (GALS); multiprocessor systems-on-chip (MPSoCs); PHASE-LOCKED LOOP; WIDE TUNING RANGE; ALL-DIGITAL PLL; SOC;
D O I
10.1109/TVLSI.2012.2187224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital phase-locked loop (ADPLL) clock generator for globally asynchronous locally synchronous (GALS) multiprocessor systems-on-chip (MPSoCs). With its low power consumption of 2.7 mW and ultra small chip area of 0.0078 mm(2) it can be instantiated per core for fine-grained power management like DVFS. It is based on an ADPLL providing a multiphase clock signal from which core frequencies from 83 to 666 MHz with 50% duty cycle are generated by phase rotation and frequency division. The clock meets the specification for DDR2/DDR3 memory interfaces. Additionally, it provides a dedicated high-speed clock up to 4 GHz for serial network-on-chip data links. Core frequencies can be changed arbitrarily within one clock cycle for fast dynamic frequency scaling applications. The performance including statistical analysis of mismatch has been verified by a prototype in 65-nm CMOS technology.
引用
收藏
页码:566 / 570
页数:5
相关论文
共 50 条
  • [1] Compact Modeling and simulation of circuit reliability for 65-nm CMOS technology
    Wang, Wenping
    Reddy, Vijay
    Krishnan, Anand T.
    Vattikonda, Rakesh
    Krishnan, Srikanth
    Cao, Yu
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (04) : 509 - 517
  • [2] A Compact 57-67 GHz Bidirectional LNAPA in 65-nm CMOS Technology
    Meng, Fanyi
    Ma, Kaixue
    Yeo, Kiat Seng
    Boon, Chirn Chye
    Yi, Xiang
    Sun, Junyi
    Feng, Guangyin
    Xu, Shanshan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2016, 26 (08) : 628 - 630
  • [3] A Compact Low-Power Driver Array for VCSELs in 65-nm CMOS Technology
    Zeng, Zhiyao
    Sun, Kexu
    Wang, Guanhua
    Zhang, Tao
    Kulis, Szymon
    Gui, Ping
    Moreira, Paulo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1599 - 1604
  • [4] A Compact Front-End Circuit for a Monolithic Sensor in a 65-nm CMOS Imaging Technology
    Piro, F.
    Rinella, G. Aglieri
    Andronic, A.
    Antonelli, M.
    Aresti, M.
    Baccomi, R.
    Becht, P.
    Beole, S.
    Braach, J.
    Buckland, M. D.
    Buschmann, E.
    Camerini, P.
    Carnesecchi, F.
    Cecconi, L.
    Charbon, E.
    Contin, G.
    Dannheim, D.
    de Melo, J.
    Deng, W.
    di Mauro, A.
    Vassilev, M. Dimitrova
    Emiliani, S.
    Hasenbichler, J.
    Hillemanns, H.
    Hong, G. H.
    Isakov, A.
    Junique, A.
    Kluge, A.
    Kotliarov, A.
    Krizek, F.
    Kugathasan, T.
    Lautner, L.
    Lemoine, C.
    Mager, M.
    Marras, D.
    Martinengo, P.
    Masciocchi, S.
    Menzel, M. W.
    Munker, M.
    Rachevski, A.
    Rebane, K.
    Reidt, F.
    Russo, R.
    Sanna, I.
    Sarritzu, V.
    Senyukov, S.
    Snoeys, W.
    Sonneveld, J.
    Suljic, M.
    Svihra, P.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (09) : 2191 - 2200
  • [5] A Leakage-Compensated PLL in 65-nm CMOS Technology
    Hung, Chao-Ching
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 525 - 529
  • [6] Millimeter-wave Linear Fast-chirp Pulse Generator in 65-nm CMOS Technology
    Matsumura, Hiroshi
    Yagishita, Yohei
    Soga, Ikuo
    Kawano, Yoichi
    Iwai, Taisuke
    2016 11TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2016, : 321 - 324
  • [7] A Digitally Controlled Oscillator in a 65-nm CMOS process for SoC clock generation
    Zianbetov, Eldar
    Anceau, Francois
    Javidan, Mohammad
    Galayko, Dimitri
    Colinet, Eric
    Juillard, Jerome
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2845 - 2848
  • [8] A Compact W-Band Power Amplifier With a Peak PAE of 21.1% in 65-nm CMOS Technology
    Wu, Weiping
    Chen, Ruolan
    Chen, Shi
    Wang, Jinze
    Chen, Liang
    Zhang, Lei
    Wang, Yan
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (06): : 703 - 706
  • [9] Services Build On 65-nm CMOS
    Browne, Jack
    MICROWAVES & RF, 2009, 48 (02) : 102 - 102
  • [10] Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology
    Bae, Woorham
    Jeong, Gyu-Seob
    Kim, Yoonsoo
    Chi, Han-Kyu
    Jeong, Deog-Kyoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2234 - 2243