A Cost and Performance Analytical Model for Large-scale On-chip Interconnection Networks

被引:0
|
作者
Kurihara, Takanori [1 ]
Li, Yamin [2 ]
机构
[1] Hosei Univ, Grad Sch CIS, Tokyo 1848584, Japan
[2] Hosei Univ, Fac Comp & Informat Sci, Tokyo 1848584, Japan
关键词
D O I
10.1109/CANDAR.2016.28
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As an interconnection topology, two-dimensional mesh is widely used in the design of the network-on-chip (NoC) for integrating dozens of cores on a VLSI chip because of its very simple structure and ease of on-chip implementation. However, as the progress of IC technology, it becomes possible to integrate a large-scale system on a chip that contains more than one thousand processing elements or cores. In such a case, mesh topology will deteriorate performance due to the increase of communication time among cores. This paper investigates topologies and IC layout schemes of mesh, torus, hypercube, and metacube for achieving good cost-performance tradeoffs. We propose an analytical model for evaluating cost-performance ratio by considering NoC's topology and layout. The model is parameterized with node degree, graph diameter, the number of routers, the router complexity, the bandwidth of the connection for the router, the number of processing cores, the total length of links, and the cost ratios of the link section and the router section. This model is helpful for us to find out the optimal topology and layout for NoC with a given network size. It was found that when the network size is small, mesh has a better cost-performance than others; as the network size increases, torus and hypercube outperform mesh; and metacube has the best cost-performance among them.
引用
收藏
页码:447 / 450
页数:4
相关论文
共 50 条
  • [41] Fast Hybrid Network Reconfiguration for Large-Scale Lossless Interconnection Networks
    Tasoulas, Evangelos
    Gran, Ernst Gunnar
    Skeie, Tor
    Johnsen, Bjorn Dag
    15TH IEEE INTERNATIONAL SYMPOSIUM ON NETWORK COMPUTING AND APPLICATIONS (IEEE NCA 2016), 2016, : 101 - 108
  • [42] Parametrically described regular semigroup interconnection networks for large-scale multicomputers
    Monakhov, OG
    Monakhova, EA
    I-SPAN 2000: INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES ALGORITHMS AND NETWORKS, PROCEEDINGS, 2000, : 202 - 209
  • [43] Metacube—a versatile family of interconnection networks for extremely large-scale supercomputers
    Yamin Li
    Shietung Peng
    Wanming Chu
    The Journal of Supercomputing, 2010, 53 : 329 - 351
  • [44] Analytical design of a decentralised stabilisation control for large-scale delay interconnection systems
    Jing, YW
    Zhang, SJ
    Dimirovsky, GM
    UKACC INTERNATIONAL CONFERENCE ON CONTROL '98, VOLS I&II, 1998, : 364 - 369
  • [45] Prediction of High-Performance On-Chip Global Interconnection
    Zhang, Yulei
    Hu, Xiang
    Deutsch, Alina
    Engin, A. Ege
    Buckwalter, James F.
    Cheng, Chung-Kuan
    11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 61 - 68
  • [46] Performance Analysis of Homogeneous On-Chip Large-Scale Parallel Computing Architectures for Data-Parallel Applications
    Chen, Xiaowen
    Lu, Zhonghai
    Jantsch, Axel
    Chen, Shuming
    Guo, Yang
    Chen, Shenggang
    Chen, Hu
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2015, 2015
  • [47] A Cost Model for Data Discovery in Large-Scale IoT Networks of Smart Cities
    Soltvedt, Torbjorn Kirkevik
    Sinaeepourfard, Amir
    Ahlers, Dirk
    2020 21ST IEEE INTERNATIONAL CONFERENCE ON MOBILE DATA MANAGEMENT (MDM 2020), 2020, : 348 - 353
  • [48] Study of cost estimating model for the large-scale equipments based on MFN networks
    Qu, DC
    He, Y
    ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 8, 2005, : 607 - 611
  • [49] Hybrid circuit-switched network for on-chip communication in large-scale chip-multiprocessors
    Luo, Hongyin
    Wei, Shaojun
    Chen, Deming
    Guo, Donghui
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (09) : 2818 - 2830
  • [50] DeEPeR: Enhancing Performance and Reliability in Chip-Scale Optical Interconnection Networks
    Nikdast, Mahdi
    Nicolescu, Gabriela
    Trajkovic, Jelena
    Liboiron-Ladouceur, Odile
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 63 - 68