A Cost and Performance Analytical Model for Large-scale On-chip Interconnection Networks

被引:0
|
作者
Kurihara, Takanori [1 ]
Li, Yamin [2 ]
机构
[1] Hosei Univ, Grad Sch CIS, Tokyo 1848584, Japan
[2] Hosei Univ, Fac Comp & Informat Sci, Tokyo 1848584, Japan
关键词
D O I
10.1109/CANDAR.2016.28
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As an interconnection topology, two-dimensional mesh is widely used in the design of the network-on-chip (NoC) for integrating dozens of cores on a VLSI chip because of its very simple structure and ease of on-chip implementation. However, as the progress of IC technology, it becomes possible to integrate a large-scale system on a chip that contains more than one thousand processing elements or cores. In such a case, mesh topology will deteriorate performance due to the increase of communication time among cores. This paper investigates topologies and IC layout schemes of mesh, torus, hypercube, and metacube for achieving good cost-performance tradeoffs. We propose an analytical model for evaluating cost-performance ratio by considering NoC's topology and layout. The model is parameterized with node degree, graph diameter, the number of routers, the router complexity, the bandwidth of the connection for the router, the number of processing cores, the total length of links, and the cost ratios of the link section and the router section. This model is helpful for us to find out the optimal topology and layout for NoC with a given network size. It was found that when the network size is small, mesh has a better cost-performance than others; as the network size increases, torus and hypercube outperform mesh; and metacube has the best cost-performance among them.
引用
收藏
页码:447 / 450
页数:4
相关论文
共 50 条
  • [21] On-chip Crystallization and Large-Scale Serial Diffraction at Room Temperature
    Biju, Linta M.
    Wang, Cong
    Kang, Weijia
    Tom, Irin P.
    Kumarapperuma, Indika
    Yang, Xiaojing
    Ren, Zhong
    JOVE-JOURNAL OF VISUALIZED EXPERIMENTS, 2022, (181):
  • [22] AN ANALYTICAL LARGE-SCALE NETWORK MODEL
    VIDOMENKO, VP
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1987, (04): : 36 - 41
  • [23] ANALYTICAL MODEL FOR LARGE-SCALE TURBULENCE
    CANUTO, VM
    GOLDMAN, I
    PHYSICAL REVIEW LETTERS, 1985, 54 (05) : 430 - 433
  • [24] Large-Scale Inverse Design of a Planar On-Chip Mode Sorter
    Di Domenico, Giuseppe
    Weisman, Dror
    Panichella, Annibale
    Roitman, Dolev
    Arie, Ady
    ACS PHOTONICS, 2022, 9 (02) : 378 - 382
  • [25] Reducing Weight Precision of Convolutional Neural Networks towards Large-scale On-chip Image Recognition
    Ji, Zhengping
    Ovsiannikov, Ilia
    Wang, Yibing
    Shi, Lilong
    Zhang, Qiang
    INDEPENDENT COMPONENT ANALYSES, COMPRESSIVE SAMPLING, LARGE DATA ANALYSES (LDA), NEURAL NETWORKS, BIOSYSTEMS, AND NANOENGINEERING XIII, 2015, 9496
  • [26] A New Family of Hybrid Topologies for Large-Scale Interconnection Networks
    Penaranda, Roberto
    Gomez, Crispin
    Engracia Gomez, Maria
    Lopez, Pedro
    Duato, Jose
    2012 11TH IEEE INTERNATIONAL SYMPOSIUM ON NETWORK COMPUTING AND APPLICATIONS (NCA), 2012, : 220 - 227
  • [27] OPTICAL MULTISTAGE INTERCONNECTION NETWORKS FOR LARGE-SCALE MULTIPROCESSOR SYSTEMS
    DEBIASE, GA
    APPLIED OPTICS, 1988, 27 (10): : 2017 - 2021
  • [28] Simulating large-scale networks with analytical models
    Scheidegger, M
    Baumgartner, F
    Braun, T
    ASMTA 2004: 11TH INTERNATIONAL CONFERENCE ON ANALYTICAL AND STOCHASTIC MODELLING TECHNIQUESAND APPLICATIONS, PROCEEDINGS, 2004, : 215 - 220
  • [29] Scaling an optimistic parallel simulation of large-scale interconnection networks
    Choudhury, N
    Mehta, Y
    Wilmarth, TL
    Bohm, EJ
    Kalé, LV
    PROCEEDINGS OF THE 2005 WINTER SIMULATION CONFERENCE, VOLS 1-4, 2005, : 591 - 600
  • [30] An analytical performance model for multistage interconnection networks with blocking
    Garofalakis, John
    Stergiou, Eleftherios
    CNSR 2008: PROCEEDINGS OF THE 6TH ANNUAL COMMUNICATION NETWORKS AND SERVICES RESEARCH CONFERENCE, 2008, : 373 - +