Channel linearity mismatch effects in time-interleaved ADC systems

被引:0
|
作者
Kurosawa, N [1 ]
Kobayashi, H
Kobayashi, K
机构
[1] Gunma Univ, Fac Engn, Dept Elect Engn, Kiryu, Gumma 3768515, Japan
[2] LeCroy Corp, Chestnut Ridge, NY 10977 USA
关键词
ADC; interleave; channel mismatch; DNL; INL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits, In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases, Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results call be useful for deriving calibration algorithms to compensate for the channel mismatch effects.
引用
收藏
页码:749 / 756
页数:8
相关论文
共 50 条
  • [41] 2-Channel Time-Interleaved ADC Frequency Response Mismatch Correction Using Adaptive I/Q Signal Processing
    Singh, Simran
    Epp, Michael
    Vallant, Georg
    Valkama, Mikko
    Anttila, Lauri
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1079 - 1084
  • [42] Bandwidth mismatch correction for a two-channel time-interleaved A/D converter
    Satarzadeh, Patrick
    Levy, Bernard C.
    Hurst, Paul J.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1705 - 1708
  • [43] Gain mismatch estimation method for time-interleaved ADC system in wideband radar RF sampling
    ATR Key Laboratory, National University of Defense Technology, Changsha 410073, China
    Guofang Keji Daxue Xuebao, 2013, 4 (134-139):
  • [44] Time-Interleaved ADC Performance Analysis Considering Clock Skew Effects
    Azizian, Sarkis
    Asemani, Davud
    Ehsanian, Mehdi
    2017 IEEE 4TH INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2017, : 955 - 958
  • [45] Methodology for mismatch reduction in time-interleaved ADCs
    Soudan, Michael
    Farrell, Ronan
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 352 - 355
  • [46] A Quadrature PLL With Phase Mismatch Calibration for 32GS/s Time-Interleaved ADC
    Ma, Shunli
    Wu, Tianxiang
    Ren, Junyan
    IEEE ACCESS, 2020, 8 : 219695 - 219708
  • [47] Blind equalization of time errors in a time-interleaved ADC system
    Elbornsson, J
    Gustafsson, F
    Eklund, JE
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2005, 53 (04) : 1413 - 1424
  • [48] A novel design method of time-interleaved subranging ADC
    Park, Ki Chul
    Cho, Seong Ik
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 192 - +
  • [49] Time-interleaved SAR ADC design with background calibration
    Adiyaman, Muhammed Yasin
    Karalar, Tufan Coskun
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (03) : 321 - 334
  • [50] A promising optoelectronic clock solution for time-interleaved ADC
    Wu, Zhongying
    Lv, Fangxing
    Ding, Hui
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2014, 7 (05):