Channel linearity mismatch effects in time-interleaved ADC systems

被引:0
|
作者
Kurosawa, N [1 ]
Kobayashi, H
Kobayashi, K
机构
[1] Gunma Univ, Fac Engn, Dept Elect Engn, Kiryu, Gumma 3768515, Japan
[2] LeCroy Corp, Chestnut Ridge, NY 10977 USA
关键词
ADC; interleave; channel mismatch; DNL; INL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits, In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases, Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results call be useful for deriving calibration algorithms to compensate for the channel mismatch effects.
引用
收藏
页码:749 / 756
页数:8
相关论文
共 50 条
  • [31] Broadband Mismatch Calibration for Time-Interleaved ADC Based on Linear Frequency Modulated Signal
    Peng, Xiangyu
    Zhang, Yue
    Wang, Wei
    Yang, Siqi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3621 - 3630
  • [32] Effect of Offset Mismatch in Time-Interleaved ADC Circuits on OFDM-BER Performance
    Vo-Trung-Dung Huynh
    Noels, Nele
    Steendam, Heidi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (08) : 2195 - 2206
  • [33] Time-Interleaved Integrating Quantizer Incorporating Channel Coupling for Speed and Linearity Enhancement
    Hu, Yue
    Leuenberger, Spencer
    Xu, Yang
    Moon, Un-Ku
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2249 - 2252
  • [34] A sample-time error compensation technique for time-interleaved ADC systems
    Haftbaradaran, Afshin
    Martin, Kenneth W.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 341 - 344
  • [35] An 1 lb 1GS/s Time-Interleaved ADC with Linearity Enhanced TM
    Zhu, Yan
    Chan, Chi-Hang
    Martins, R. P.
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018,
  • [36] Two-channel Time-interleaved Pipelined ADC using Shared Amplifiers
    Zhang Zhuo
    Zhong Shun'an
    Wang Xing-hua
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 3, 2010, : 92 - 96
  • [37] Explicit analysis of nonlinearities in time-interleaved ADC
    Wei, Wentao
    Ye, Peng
    Zhao, Yu
    Yang, Kuojun
    Gao, Jian
    Huang, Wuhuang
    IEICE ELECTRONICS EXPRESS, 2018, 15 (11):
  • [38] Frequency response mismatch calibration in 2-channel time-interleaved oscilloscopes
    Pan, Zhixiang
    Ye, Peng
    Yang, Kuojun
    Gao, Jian
    Huang, Wuhuang
    Zhao, Yu
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (06):
  • [39] A channel multiplexing digital calibration technique for timing mismatch of time-interleaved ADCs
    Yin, Yong-Sheng
    Liu, Liu
    Chen, Hong-Mei
    Deng, Hong-Hui
    Meng, Xu
    Wu, Jing-Sheng
    Wang, Zhong-Feng
    IEICE ELECTRONICS EXPRESS, 2019, 16 (19):
  • [40] Correction of the Timing Mismatch Error in Four-Channel Time-Interleaved DACs
    Xu, Saihua
    Lee, Jun Wei
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,