Design of 10T full adder cell for ultralow-power applications

被引:12
|
作者
Dokania, Vishesh [1 ]
Verma, Richa [1 ]
Guduri, Manisha [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
1-bit full adder; Minimum energy point; Output voltage swing; Propagation delay; Power consumption; Ultralow power circuit;
D O I
10.1016/j.asej.2017.05.004
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research paper performs symmetrical transient response analysis of FO4 inverter logic gate at 16-nm technology node. It is observed that symmetry is obtained at the aspect ratio (beta) is equal to 3.52. With this beta ratio, minimum energy point is investigated and found to be 0.15 V. At this minimum energy point, this research paper proposes an ultralow-power 10T 1-bit full adder circuit at 16-nm technology node in subthreshold region for energy constraint applications. It exhibits superior performance in terms of design metrics like propagation delay, average power, leakage power and energy at optimum supply voltage i.e., at 0.15 V. The proposed design achieves 1.81x, 3.39x, 2.25x , and 6.12x improvement in propagation delay, average power dissipation, leakage power dissipation and energy compared to conventional 1-bit full adder circuit. The proposed design exhibits 1.02x improvement in average power variability. (C) 2017 Ain Shams University.
引用
收藏
页码:2363 / 2372
页数:10
相关论文
共 50 条
  • [1] Design Low Power 10T Full Adder Using Process and Circuit Techniques
    Mishra, Shipra
    Tomar, Shelendra Singh
    Akashe, Shyam
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 325 - 328
  • [2] A 300 mV 10 MHz 4 kb 10T Subthreshold SRAM for Ultralow-Power Application
    Yang, Wei-Bin
    Wang, Chi-Hsiung
    Chuo, I-Ting
    Hsu, Huang-Hsuan
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [3] Design of differential TG based 8T SRAM cell for ultralow-power applications
    Chandramaulashwar Roy
    Aminul Islam
    Microsystem Technologies, 2020, 26 : 3299 - 3310
  • [4] Design of Hybrid Full Adder in Deep Subthreshold Region for Ultralow Power Applications
    Guduri, Manisha
    Islam, A.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 931 - 935
  • [5] Design of differential TG based 8T SRAM cell for ultralow-power applications
    Roy, Chandramaulashwar
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2020, 26 (10): : 3299 - 3310
  • [6] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [7] Comparative Analysis of Carry Select Adder using 8T and 10T Full Adder Cells
    Pandey, Shivendra
    Khan, Afshan Amin
    Sarma, Rajkumar
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [8] Ultralow-power electronics for biomedical applications
    Chandrakasan, Anantha P.
    Verma, Naveen
    Daly, Denis C.
    ANNUAL REVIEW OF BIOMEDICAL ENGINEERING, 2008, 10 : 247 - 274
  • [9] ANALYSIS AND IMPLEMENTATION OF SUBTHRESHOLD ADIABATIC LOGIC DESIGN FOR ULTRALOW-POWER APPLICATIONS
    Athreya, Paturi
    Saktivel, S. M.
    Prathiba, A.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1048 - 1054
  • [10] Design of 10T SRAM Cell for High SNM and Low Power
    Grace, P. Shiny
    Sivamangai, N. M.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285