A 12-bit 50-MS/s 3.3-mW SAR ADC with Background Digital Calibration

被引:0
|
作者
Liu, Wenbo [1 ]
Huang, Pingli [2 ]
Chiu, Yun [3 ]
机构
[1] Broadcom Corp, Irvine, CA 92617 USA
[2] Analog Devices Inc, Wilmington, DE USA
[3] Univ Texas Richardson, UT Dallas, Richardson, TX 75080 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a background digital calibration technique based on bitwise correlation (BWC) to correct the capacitive digital-to-analog converter (DAC) mismatch error in successive-approximation-register (SAR) analog-to-digital converters (ADC's). Aided by a single-bit pseudorandom noise (PN) injected to the ADC input, the calibration engine extracts all bit weights simultaneously to facilitate a digital-domain correction. The analog overhead associated with this technique is negligible and the conversion speed is fully retained (in contrast to [1] in which the ADC throughput is halved). A prototype 12-bit 50-MS/s SAR ADC fabricated in 90-nm CMOS measured a 66.5-dB peak SNDR and an 86.0-dB peak SFDR with calibration, while occupying 0.046 mm(2) and dissipating 3.3 mW from a 1.2-V supply. The calibration logic is estimated to occupy 0.072 mm(2) with a power consumption of 1.4 mW in the same process.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 50MS/s 12-bit CMOS pipeline A/D converter with nonlinear background calibration
    Yuan, J
    Farhat, N
    Van der Spiegel, J
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 399 - 402
  • [32] A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration
    Yoshioka, Masato
    Ishikawa, Kiyoshi
    Takayama, Takeshi
    Tsukamoto, Sanroku
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2010, 4 (06) : 410 - 416
  • [33] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Hua Fan
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 325 - 339
  • [34] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Fan, Hua
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (01) : 325 - 339
  • [35] 12-Bit 5 MS/s SAR ADC with Split Type DAC for BLE
    Rikan, Behnam S.
    Hejazi, Arash
    Choi, DaeYoung
    Rad, Reza E.
    Pu, YoungGun
    Lee, Kang-Yoon
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 125 - 126
  • [36] A 115mW 12-bit 50 msps pipelined ADC
    Mathur, S
    Das, M
    Tadeparthy, P
    Ray, S
    Mukherjee, S
    Dinakaran, BL
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 913 - 916
  • [37] A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver
    Ju, Hyungyu
    Lee, Sewon
    Lee, Minjae
    ELECTRONICS, 2020, 9 (11) : 1 - 15
  • [38] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [39] A 7 Bit 800MS/s SAR ADC with Background Offset Calibration
    Wu, Chao
    Yuan, Jie
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1038 - 1041
  • [40] A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1038 - 1046