RNS implementation of FIR filters based on distributed arithmetic using field-programmable logic

被引:0
|
作者
García, A [1 ]
Meyer-Bäse, U [1 ]
Lloris, A [1 ]
Taylor, FJ [1 ]
机构
[1] Univ Granada, Dept Elect & Tecnol Comp, E-18071 Granada, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-programmable logic (FPL) densities and performance have steadily improved, allowing DSP solutions to be integrated on a single FPL chip. The primary limitation of FPLs, in DSP-centric applications, is their intrinsically weak arithmetic performance compared to DSP microprocessors and ASICs. In some cases, distributed arithmetic (DA) has been used to mask FPL arithmetic inadequacies. The Residue Number System (RNS) has demonstrated an ability to support high-bandwidth arithmetic with limited resources. This paper presents a methodology for merging distributed arithmetic with the residue number systems to achieve high-performance FPL solutions.
引用
收藏
页码:486 / 489
页数:4
相关论文
共 50 条
  • [21] High-speed wavelet implementation with field-programmable logic
    Meyer-Bäse, U
    Taylor, F
    WAVELET APPLICATIONS VI, 1999, 3723 : 250 - 261
  • [22] Field-programmable logic and applications
    Leong, Philip H. W.
    Koch, Andreas
    Boemo, Eduardo
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (04): : 265 - 266
  • [23] A low-power implementation scheme of interpolation FIR filters using distributed arithmetic
    Hwang, S
    Han, GH
    Kang, SH
    Kim, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (11): : 2346 - 2350
  • [24] A fast QRNS-based algorithm for the DCT and its field-programmable logic implementation
    Ramírez, J
    García, A
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (01) : 111 - 123
  • [25] A new RNS architecture for the computation of the scaled 2D-DCT on field-programmable logic
    Fernández, PG
    Ramírez, J
    García, A
    Parrilla, L
    Lloris, A
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 379 - 383
  • [26] IMPLEMENTING FIR FILTERS WITH DISTRIBUTED ARITHMETIC
    CHEN, CF
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1985, 33 (05): : 1318 - 1321
  • [27] Distributed arithmetic implementation of multivariable controllers using Field Programmable Gate Arrays
    Yuan, LF
    Sana, S
    Pottinger, HJ
    Rao, VS
    SMART STRUCTURES AND MATERIALS 1999: SMART ELECTRONICS AND MEMS, 1999, 3673 : 249 - 260
  • [28] SURVEY OF FIELD-PROGRAMMABLE LOGIC DEVICES
    YORK, TA
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (07) : 371 - 381
  • [29] Efficient RNS-based design of programmable FIR filters targeting FPL technology
    Ramírez, J
    Meyer-Bäse, U
    García, A
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (01) : 165 - 177
  • [30] Power-efficient and low latency implementation of programmable FIR filters using carry-save arithmetic
    Bekiaris, Dimitris
    Sideris, Isidoros
    Economakos, George
    Pekmestzi, Kiamal Z.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1027 - 1030