FPGA-Based High-Performance Time-to-Digital Converters by Utilizing Multi-Channels Looped Carry Chains

被引:0
|
作者
Cui, Ke [1 ]
Liu, Zongkai [1 ]
Zhu, Rihong [1 ]
Li, Xiangyu [2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing, Jiangsu, Peoples R China
[2] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing, Jiangsu, Peoples R China
关键词
to digital converter; Vernier; carry chain; FPGA; TDC;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Time-to-digital converters (TDCs) are core components in many applications and numerous works on this theme have been conducted in recent years. For field programmable gate array (FPGA) based TDCs, their overall performance are still not satisfying when compared with application specific integrated circuit (ASIC) based TDCs. We propose multi-channels looped carry chain TDC architecture in this paper in order to narrow down the performance gap between FPGAs and ASICs. An example TDC prototype implemented on a Stratix III FPGA chip by using the proposed method achieves the resolution below 20 ps, the precision root mean square (RMS) below 15 ps, and the differential non-linearity (DNL) and integral non-linearity (INL) within the range of 2 least significant bit (LSB) peak-to-peak value. This performance is very competitive among all existing FPGA-based designs and close to some ASIC-based TDCs.
引用
收藏
页码:223 / 226
页数:4
相关论文
共 50 条
  • [31] A High-performance FPGA-based Accelerator for Gradient Compression
    Ren, Qingqing
    Zhu, Shuyong
    Meng, Xuying
    Zhang, Yujun
    DCC 2022: 2022 DATA COMPRESSION CONFERENCE (DCC), 2022, : 429 - 438
  • [32] High-performance FPGA-based general reduction methods
    Morris, GR
    Zhuo, L
    Prasanna, VK
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 323 - 324
  • [33] FPGA-Based High-Performance Network Impairment Emulator
    Duan, Dexuan
    Wang, Xinshuo
    Li, Lin
    Liu, Lei
    ELECTRONICS, 2024, 13 (24):
  • [34] High-performance FPGA-based implementation of Kalman filter
    Lee, CR
    Salcic, Z
    MICROPROCESSORS AND MICROSYSTEMS, 1997, 21 (04) : 257 - 265
  • [35] Multi-bit carry chains for high-performance reconfigurable fabrics
    Frederick, Michael T.
    Somani, Arun K.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 275 - 280
  • [36] Design of A High Performance Time-to-Digital Converter with Zero Dead Time on Xilinx FPGA
    Qi, Xinren
    Wang, Yonggang
    2024 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, I2MTC 2024, 2024,
  • [37] BSTMSM: A High-Performance FPGA-based Multi-Scalar Multiplication Hardware Accelerator
    Zhao, Baoze
    Huang, Wenjin
    Li, Tianrui
    Huang, Yihua
    2023 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, ICFPT, 2023, : 35 - 43
  • [38] Design and Calibration Techniques for a Multichannel FPGA-Based Time-to-Digital Converter in an Object Positioning System
    Choi, Kyu-Jin
    Jee, Dong-Woo
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70
  • [39] Area efficient high-performance time to digital converters
    Palani, Latha
    Rajagopal, Sivakumar
    Rao, Yeragudipati Venkata Ramana
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 73
  • [40] An FPGA-Based High-Precision Pulsewidth Measurement Time-to-Digital Converter With Dual-TDL Multiplexer Encoder
    Duan, Wenhao
    Feng, Changqing
    Wang, Junchen
    Zhai, Chen
    Shen, Zhongtao
    Liu, Shubin
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2025, 72 (03) : 705 - 712