Area efficient high-performance time to digital converters

被引:4
|
作者
Palani, Latha [1 ]
Rajagopal, Sivakumar [2 ]
Rao, Yeragudipati Venkata Ramana [3 ]
机构
[1] RMK Engn Coll, Kavaraipettai, Tamil Nadu, India
[2] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
[3] Anna Univ, Dept Elect & Commun, Coll Engn, Chennai, Tamil Nadu, India
关键词
Field Programmable Gate Array (FPGA); Time to Digital converters (TDC); Time of Flight measurements (TOF); PHOTON IMAGE SENSOR; DELAY-LINE; RESOLUTION; RANGE; ARRAY; FPGA;
D O I
10.1016/j.micpro.2019.102974
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the digitized world, there is an increased demand for high-speed Time to Digital converters (TDC) in many fields like Nuclear physics, Time of Flight measurements (TOF), Space sciences, medical diagnosis, and imaging. This paper majorly focuses on establishing a Field Programmable Gate Array (FPGA) based Area Efficient and high-performance TDC architectures using KINTEX-7(28 nm) FPGA. Here, we have proposed an area-efficient shift register-based TDC whose output is a thermometer code. Later, this code is passed to an encoder to produce the relative binary code as an output. We have also proposed two encoding techniques, namely Multiplexer (MUX) based encoder with fourth-order bubble error correction and Scalable encoder to generate the output binary code. Our test results using Vivado Design Suite Software have shown that single channel TDC consumes less logical resources with decreased critical path delay and it will be suitable for multichannel architectures. Kintex-7 FPGA has a maximum clock frequency of 450 MHZ, with which we can achieve a resolution of 2.2 ns. To obtain the picoseconds resolution, we can use our TDC in multiple stages, connected in a ring configuration, which can provide fine interpolation and wider dynamic range. In this paper, finally we implemented all the encoders in 180 nm CMOS technologies to estimate the chip layout area and power. (C) 2019 Elsevier B.V. All rights reserved.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Energy-Efficient and High-Performance Data Converters
    Goes, Joao
    2024 31ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES 2024, 2024, : 15 - 15
  • [2] HIGH-PERFORMANCE CMOS COMPARATOR FOR ANALOG-DIGITAL CONVERTERS
    LEME, CA
    FRANCA, JE
    ELECTRONICS LETTERS, 1990, 26 (20) : 1725 - 1726
  • [3] Recent Developments and Design Challenges of High-Performance Ring Oscillator CMOS Time-to-Digital Converters
    Cheng, Zeng
    Zheng, Xiaoqing
    Deen, M. Jamal
    Peng, Hao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 235 - 251
  • [4] Polynomial Time Algorithm for Area and Power Efficient Adder Synthesis in High-Performance Designs
    Roy, Subhendu
    Choudhury, Mihir
    Puri, Ruchir
    Pan, David Z.
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 249 - 254
  • [5] Polynomial Time Algorithm for Area and Power Efficient Adder Synthesis in High-Performance Designs
    Roy, Subhendu
    Choudhury, Mihir
    Puri, Ruchir
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (05) : 820 - 831
  • [6] A high-performance area-efficient multifunction interpolator
    Oberman, SF
    Siu, MY
    17th IEEE Symposium on Computer Arithmetic, Proceedings, 2005, : 272 - 279
  • [7] A High-Performance Procedure for Effective Number of Bits Estimation in Analog-to-Digital Converters
    Belega, Daniel
    Dallet, Dominique
    Petri, Dario
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (05) : 1522 - 1532
  • [8] Efficient parallel time-slot interchanger for high-performance SDH/SONET digital crossconnect systems
    Obara, H
    ELECTRONICS LETTERS, 2001, 37 (02) : 81 - 83
  • [9] Area Efficient High-Performance Digitally Controlled Power Management Unit
    Liu, Chih-Wei
    Chang-Chien, Le-Ren
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2021, 68 (03) : 2437 - 2446
  • [10] Design of an Area Efficient and High-Performance Adder with a Novel Sum Generator
    Allavudeen, Niyas Ahamed
    Muthusamy, Madheswaran
    Karuppannan, Anand
    Sheriff, Nazrin Salma
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (09) : 5897 - 5911