Design of ADPLL System for WiMAX Applications in 40-nm CMOS

被引:0
|
作者
Jiang, Wenlong [1 ,3 ]
Tavakol, Armin [1 ]
Effendrik, Popong [1 ]
van de Gevel, Marcel [2 ]
Verwaal, Frank [2 ]
Staszewski, R. Bogdan [1 ]
机构
[1] Delft Univ Technol, NL-2628 CD Delft, Netherlands
[2] Catena Microelect BV, NL-2628 XG Delft, Netherlands
[3] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an all-digital phase-locked loop (ADPLL)-based frequency synthesizer for WiMAX applications implemented in 40-nm CMOS. Via frequency planning and design of multiple capacitor-banks in a digitally-controlled oscillator (DCO), the ADPLL covers dual bands of 2.3-2.7 GHz and 3.3-3.8 GHz, while achieving a fine frequency resolution of 25 Hz. The time-to-digital converter (TDC) achieves a resolution of better than 13 ps. Several techniques have been proposed to improve system performance. The whole system is simulated via Verilog-AMS with digital circuits at the gate level. The ADPLL achieves an integrated phase noise of better than -40 dBc from 1 kHz to 10 MHz, and settling time is within 15 us.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [41] Detailed study of NBTI characterization in 40-nm CMOS process using comprehensive models
    曾严
    李小进
    卿健
    孙亚宾
    石艳玲
    郭奥
    胡少坚
    Chinese Physics B, 2017, (10) : 487 - 493
  • [42] Standard Cell-Based Ultra-Compact DACs in 40-nm CMOS
    Aiello, Orazio
    Crovetti, Paolo
    Alioto, Massimo
    IEEE ACCESS, 2019, 7 : 126479 - 126488
  • [43] Design of a 40-nm CMOS integrated on-chip oscilloscope for 5-50 GHz spin wave characterization
    Egel, Eugen
    Csaba, Gyoergy
    Dietz, Andreas
    Breitkreutz-von Gamm, Stephan
    Russer, Johannes
    Russer, Peter
    Kreupl, Franz
    Becherer, Markus
    AIP ADVANCES, 2018, 8 (05)
  • [44] An Energy-Efficient Precision-Scalable ConvNet Processor in 40-nm CMOS
    Moons, Bert
    Verhelst, Marian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 903 - 914
  • [45] Analysis and Design of a 0.3-THz Signal Generator Using an Oscillator-Doubler Architecture in 40-nm CMOS
    Guo, Kaizhe
    Chan, Chi Hou
    Zhao, Dixian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (06) : 2284 - 2296
  • [46] A Benchmark of Cryo-CMOS 40-nm Embedded SRAM/DRAMs for Quantum Computing
    Damsteegt, Rob A.
    Overwater, Ramon W. J.
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 165 - 168
  • [47] An Integrated Real-Time FMCW Radar Baseband Processor in 40-nm CMOS
    Guo, Mohan
    Zhao, Dixian
    Wu, Qisong
    Wu, Jiarui
    Li, Diwei
    Zhang, Peng
    IEEE ACCESS, 2023, 11 : 36041 - 36051
  • [48] Design Tradeoffs for a CT-ΔΣ ADC With Hybrid Active-Passive Filter and FIR DAC in 40-nm CMOS
    Mukherjee, Abhishek
    Tang, Xiyuan
    Hsu, Chen-Kai
    Sun, Nan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 214 - 217
  • [49] A 258-to-280-GHz 100-Gb/s CMOS Transmitter Element in 40-nm CMOS
    Beppu, Shun
    Abe, Toshiaki
    Okii, Sho
    Takano, Kyoya
    Hara, Shinsuke
    Tanaka, Satoshi
    Katayama, Kosuke
    Sugimoto, Yoshiki
    Kubo, Shunichi
    Kasamatsu, Akifumi
    Sakakibara, Kunio
    Yoshida, Takeshi
    Amakawa, Shuhei
    Fujishima, Minoru
    2024 19TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC 2024, 2024, : 150 - 153
  • [50] A Low-Noise Area-Efficient Chopped VCO-Based CTDSM for Sensor Applications in 40-nm CMOS
    Tu, Chih-Chan
    Wang, Yu-Kai
    Lin, Tsung-Hsien
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2523 - 2532