A problem reduction approach for scheduling semiconductor wafer fabrication facilities

被引:29
|
作者
Upasani, Abhijit A. [1 ]
Uzsoy, Reha [1 ]
Sourirajan, Karthik [1 ]
机构
[1] Purdue Univ, Sch Ind Engn, Lab Extended Enterprises, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
empirical testing; heuristic decomposition; scheduling;
D O I
10.1109/TSM.2006.873510
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Most scheduling procedures used in industry are based on the dispatching paradigm, where decisions are made based on the jobs available at the time the machine becomes free. While optimization-based scheduling procedures have repeatedly been shown to yield significantly better schedules under ideal circumstances, their practical implementation is hampered by high computational requirements. We present a problem reduction procedure that allows a workcenter-based global scheduling heuristic to be implemented in very low CPU times. The procedure partitions the workcenters in a fab into heavily loaded and lightly loaded classes and solves the global scheduling problem only for the heavily loaded workcenters. The proposed technique is tested on instances drawn from an International SEMATECH wafer fab model. The proposed problem reduction approach yields superior results with modest computational effort, enabling the practical use of the decomposition heuristic.
引用
收藏
页码:216 / 225
页数:10
相关论文
共 50 条
  • [31] Job scheduling of diffusion furnaces in semiconductor fabrication facilities
    Wu, Kan
    Huang, Edward
    Wang, Mengchang
    Zheng, Meimei
    EUROPEAN JOURNAL OF OPERATIONAL RESEARCH, 2022, 301 (01) : 141 - 152
  • [32] Improving preventive maintenance scheduling in semiconductor fabrication facilities
    Marquez, A. Crespo
    Gupta, J. N. D.
    Ignizio, J. P.
    PRODUCTION PLANNING & CONTROL, 2006, 17 (07) : 742 - 754
  • [33] Advances in semiconductor wafer fabrication scheduling based on genetic algorithm
    CIMS Research Center, Tongji University, Shanghai 200092, China
    Tongji Daxue Xuebao, 2008, 1 (97-102):
  • [34] An Operation-Group Based Soft Scheduling Approach for Uncertain Semiconductor Wafer Fabrication System
    Zhong, Huaxing
    Liu, Min
    Hao, Jinghua
    Jiang, Shenglong
    IEEE TRANSACTIONS ON SYSTEMS MAN CYBERNETICS-SYSTEMS, 2018, 48 (08): : 1332 - 1347
  • [35] Experimental investigation for performance assessment of scheduling policies in semiconductor wafer fabrication-a simulation approach
    Singh, Rashmi
    Mathirajan, M.
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2018, 99 (5-8): : 1503 - 1520
  • [36] Combined Scheduling Criteria Approach for Semiconductor Wafer Fabrication System Based on Fuzzy Cognitive Maps
    Liang, Feng
    FUZZY INFORMATION AND ENGINEERING, VOLUME 2, 2009, 62 : 1325 - 1333
  • [37] DISCRETE-EVENT SIMULATION FOR SEMICONDUCTOR WAFER FABRICATION FACILITIES: A TUTORIAL
    Fowler, John W.
    Moench, Lars
    Ponsignon, Thomas
    INTERNATIONAL JOURNAL OF INDUSTRIAL ENGINEERING-THEORY APPLICATIONS AND PRACTICE, 2015, 22 (05): : 661 - 682
  • [38] A BOTTLENECK DETECTION AND DYNAMIC DISPATCHING STRATEGY FOR SEMICONDUCTOR WAFER FABRICATION FACILITIES
    Zhou, Zhugen
    Rose, Oliver
    PROCEEDINGS OF THE 2009 WINTER SIMULATION CONFERENCE (WSC 2009 ), VOL 1-4, 2009, : 1613 - 1623
  • [39] LEARNING-BASED RELEASE CONTROL OF SEMICONDUCTOR WAFER FABRICATION FACILITIES
    Li, Li
    Chen, Zhongbo
    Yu, Qingyun
    Xiang, Nan
    2015 WINTER SIMULATION CONFERENCE (WSC), 2015, : 2965 - 2973
  • [40] Tractable nonlinear production planning models for semiconductor wafer fabrication facilities
    Asmundsson, J
    Rardin, RL
    Uzsoy, R
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2006, 19 (01) : 95 - 111