A problem reduction approach for scheduling semiconductor wafer fabrication facilities

被引:29
|
作者
Upasani, Abhijit A. [1 ]
Uzsoy, Reha [1 ]
Sourirajan, Karthik [1 ]
机构
[1] Purdue Univ, Sch Ind Engn, Lab Extended Enterprises, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
empirical testing; heuristic decomposition; scheduling;
D O I
10.1109/TSM.2006.873510
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Most scheduling procedures used in industry are based on the dispatching paradigm, where decisions are made based on the jobs available at the time the machine becomes free. While optimization-based scheduling procedures have repeatedly been shown to yield significantly better schedules under ideal circumstances, their practical implementation is hampered by high computational requirements. We present a problem reduction procedure that allows a workcenter-based global scheduling heuristic to be implemented in very low CPU times. The procedure partitions the workcenters in a fab into heavily loaded and lightly loaded classes and solves the global scheduling problem only for the heavily loaded workcenters. The proposed technique is tested on instances drawn from an International SEMATECH wafer fab model. The proposed problem reduction approach yields superior results with modest computational effort, enabling the practical use of the decomposition heuristic.
引用
收藏
页码:216 / 225
页数:10
相关论文
共 50 条
  • [21] ANFIS and SA Based Approach to Prediction, Scheduling, and Performance Evaluation for Semiconductor Wafer Fabrication
    Cao Zhengcai
    Zhao Huidan
    Wang Yongji
    CHINESE JOURNAL OF ELECTRONICS, 2013, 22 (01): : 25 - 30
  • [22] Experimental investigation for performance assessment of scheduling policies in semiconductor wafer fabrication—a simulation approach
    Rashmi Singh
    M. Mathirajan
    The International Journal of Advanced Manufacturing Technology, 2018, 99 : 1503 - 1520
  • [23] Recovery, reuse, and recycle of water in semiconductor wafer fabrication facilities
    Sematech, Austin, United States
    Environ Prog, 4 (263-267):
  • [24] Systematic layout planning: a study on semiconductor wafer fabrication facilities
    Yang, TH
    Su, CT
    Hsu, YR
    INTERNATIONAL JOURNAL OF OPERATIONS & PRODUCTION MANAGEMENT, 2000, 20 (11-12) : 1360 - 1372
  • [25] Recovery, reuse, and recycle, of water in semiconductor wafer fabrication facilities
    DeGenova, J
    Shadman, F
    PROCEEDINGS OF THE SYMPOSIUM ON ENVIRONMENTAL ASPECTS OF ELECTROCHEMICAL TECHNOLOGY: APPLICATIONS IN ELECTRONICS, 1997, 96 (21): : 3 - 15
  • [26] Spare parts inventory management for semiconductor wafer fabrication facilities
    Akcali, E
    Hamlin, RD
    Teyner, T
    Uzsoy, R
    Venkatachalam, G
    1997 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING CONFERENCE PROCEEDINGS, 1997, : A17 - A20
  • [27] CONTROL OF BATCH PROCESSING SYSTEMS IN SEMICONDUCTOR WAFER FABRICATION FACILITIES
    GURNANI, H
    ANUPINDI, R
    AKELLA, R
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1992, 5 (04) : 319 - 328
  • [28] DETERMINING AN APPROPRIATE NUMBER OF FOUPS IN SEMICONDUCTOR WAFER FABRICATION FACILITIES
    Zimmermann, Jens
    Moench, Lars
    Mason, Scott J.
    Fowler, John W.
    2008 WINTER SIMULATION CONFERENCE, VOLS 1-5, 2008, : 2164 - +
  • [29] Recovery, reuse, and recycle of water in semiconductor wafer fabrication facilities
    DeGenova, J
    Shadman, F
    ENVIRONMENTAL PROGRESS, 1997, 16 (04): : 263 - 267
  • [30] In search of a product mix for semiconductor wafer fabrication facilities by a combined simulation/neural network approach
    Yang, TH
    Su, CT
    Feng, YC
    INTERNATIONAL JOURNAL OF INDUSTRIAL ENGINEERING-THEORY APPLICATIONS AND PRACTICE, 2001, 8 (02): : 142 - 149