Understanding The Trade-Offs In Multi-Level Cell ReRAM Memory Design

被引:0
|
作者
Xu, Cong [1 ]
Niu, Dimin [1 ]
Muralimanohar, Naveen
Jouppi, Norman P.
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
关键词
MODEL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Resistive Random Access Memory (ReRAM) is one of the most promising emerging memory technologies as a potential replacement for DRAM memory and/or NAND Flash. Multi-level cell (MLC) ReRAM, which can store multiple bits in a single ReRAM cell, can further improve density and reduce cost-per-bit, and therefore has recently been investigated extensively. However, the majority of the prior studies on MLC ReRAM are at the device level. The design implications for MLC ReRAM at the circuit and system levels remain to be explored. This paper aim to provide the first comprehensive investigation of the design trade-offs involved in MLC ReRAM. Our study indicates that different resistance allocation schemes, programming strategies, peripheral designs, and material selections profoundly affect the area, latency, power, and reliability of MLC ReRAM. Based on this analysis, we conduct two case studies: first we compare MLC ReRAM design against MLC phase-change memory (PCM) and multi-layer cross-point ReRAM design, and point out why multi-level ReRAM is appealing; second we further explore the design space for MLC ReRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A multi-level static memory cell
    Häfliger, R
    Riis, HK
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 25 - 28
  • [42] Understanding the Design Trade-offs among Current Multicore Systems for Numerical Computations
    Kang, Seunghwa
    Bader, David A.
    Vuduc, Richard
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 808 - 819
  • [43] ReRAM multi-level characteristics for analog computing
    Katagiri, Tetsuya
    Morigaki, Kazuki
    Yachida, Kenta
    Kawanishi, Hidenori
    Kimura, Mutsumi
    TWENTY-NINETH INTERNATIONAL WORKSHOP ON ACTIVE-MATRIX FLATPANEL DISPLAYS AND DEVICES: TFT TECHNOLOGIES AND FPD MATERIALS (AM-FPD 22), 2022, : 154 - 155
  • [44] Design and Implementation for Multi-Level Cell Flash Memory Storage Systems
    Hsieh, Jen-Wei
    Wu, Chung-Hsien
    Chiu, Ge-Ming
    16TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2010), 2010, : 247 - 252
  • [45] Understanding handset power-amplifier trade-offs
    Hadley, L
    Lucek, J
    MICROWAVES & RF, 1998, 37 (02) : 94 - +
  • [46] Net Neutrality: A Fast Lane to Understanding the Trade-offs
    Greenstein, Shane
    Peitz, Martin
    Valletti, Tommaso
    JOURNAL OF ECONOMIC PERSPECTIVES, 2016, 30 (02): : 127 - 149
  • [47] JOB DESIGN - APPROACHES, OUTCOMES, AND TRADE-OFFS
    CAMPION, MA
    THAYER, PW
    ORGANIZATIONAL DYNAMICS, 1987, 15 (03) : 66 - 79
  • [48] Exploring multidisciplinary trade-offs in turbomachinery design
    Bell, Theo A.
    Jarrett, Jerome P.
    Clarkson, P. John
    Proceedings of the ASME Turbo Expo 2006, Vol 6, Pts A and B, 2006, : 1445 - 1454
  • [49] DESIGN TRADE-OFFS IN A MULTIFUNCTION GRAPHICS TERMINAL
    WASHAM, GI
    MINI-MICRO SYSTEMS, 1983, 16 (12): : 201 - &
  • [50] TRADE-OFFS IN ROBUST CONTROLLER-DESIGN
    FIGUEROA, JL
    DESAGES, AC
    PALAZOGLU, A
    ROMAGNOLI, JA
    INTERNATIONAL JOURNAL OF CONTROL, 1993, 58 (06) : 1265 - 1278