Understanding The Trade-Offs In Multi-Level Cell ReRAM Memory Design

被引:0
|
作者
Xu, Cong [1 ]
Niu, Dimin [1 ]
Muralimanohar, Naveen
Jouppi, Norman P.
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
关键词
MODEL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Resistive Random Access Memory (ReRAM) is one of the most promising emerging memory technologies as a potential replacement for DRAM memory and/or NAND Flash. Multi-level cell (MLC) ReRAM, which can store multiple bits in a single ReRAM cell, can further improve density and reduce cost-per-bit, and therefore has recently been investigated extensively. However, the majority of the prior studies on MLC ReRAM are at the device level. The design implications for MLC ReRAM at the circuit and system levels remain to be explored. This paper aim to provide the first comprehensive investigation of the design trade-offs involved in MLC ReRAM. Our study indicates that different resistance allocation schemes, programming strategies, peripheral designs, and material selections profoundly affect the area, latency, power, and reliability of MLC ReRAM. Based on this analysis, we conduct two case studies: first we compare MLC ReRAM design against MLC phase-change memory (PCM) and multi-layer cross-point ReRAM design, and point out why multi-level ReRAM is appealing; second we further explore the design space for MLC ReRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Trade-Offs in CAC Memory Terminations
    Nukala, Pooja
    Adsure, Virendra
    Cheah, Shu Young
    2016 IEEE 37TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY (IEMT) & 18TH ELECTRONICS MATERIALS AND PACKAGING (EMAP) CONFERENCE, 2016,
  • [22] TIME MEMORY PROCESSOR TRADE-OFFS
    AMIRAZIZI, HR
    HELLMAN, ME
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1988, 34 (03) : 505 - 512
  • [23] A Method for Understanding Sustainable Design Trade-Offs During the Early Design Phase
    Wisthoff, Addison
    DuPont, Bryony
    SUSTAINABLE DESIGN AND MANUFACTURING 2016, 2016, 52 : 271 - 280
  • [24] TRADE-OFFS: UNDERSTANDING FUTURE TRADE OPTIONS FOR SCOTLAND
    Figus, Gioele
    McGregor, Peter
    McIntyre, Stuart
    Roy, Graeme
    NATIONAL INSTITUTE ECONOMIC REVIEW, 2022, 260 : 26 - 39
  • [25] Power-performance trade-offs in nanometer-scale multi-level caches considering total leakage
    Bai, R
    Kim, NS
    Kgil, TH
    Sylvester, D
    Mudge, T
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 650 - 651
  • [26] TRADE-OFFS IN MULTIMODE FIBER DESIGN
    MURPHY, KW
    PHOTONICS SPECTRA, 1987, 21 (05) : 65 - &
  • [27] Design Trade-offs in Threshold Implementations
    Bozilov, Dusan
    Nikov, Ventzislav
    Rijmen, Vincent
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 751 - 754
  • [28] Design trade-offs and rules for multiple energy level solar cells
    Honsberg, CB
    Bremner, SP
    Corkish, R
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2002, 14 (1-2): : 136 - 141
  • [29] Optimizing multi-level ReRAM memory for low latency and low energy consumption
    Hosseinzadeh, Shima
    Klemm, Marius
    Fischer, Georg
    Fey, Dietmar
    IT-INFORMATION TECHNOLOGY, 2023, 65 (1-2): : 52 - 64
  • [30] Design trade-offs for user-level I/O architectures
    Schaelicke, Lambert
    Davis, Alan L.
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (08) : 962 - 973