Low Complexity Deblocking Algorithm and Implementation with a Configurable Processor

被引:0
|
作者
Guo, Wei [1 ]
Xie, Jing [2 ]
Zhang, Zhicheng [2 ]
机构
[1] Tianjin Univ, Sch Comp Sci & Technol, Tianjin 300072, Peoples R China
[2] Shanghai Jiao Tong Univ, Sch Microelect, Shanghai 2000, Peoples R China
来源
2008 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING | 2008年
关键词
D O I
10.1109/ICACTE.2008.21
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A low complexity algorithm for post-processing deblocking and Implementation with a configurable processor designed by us is presented In this paper. The algorithm is aimed at Improving subjective visual effect and reducing the complexity for hardware design. According to the masking effect of human visual system (HVS), the blocking artifacts can be recognized only when the blocking artifacts continually appear on the boundaries of the blocks. Based on this, we proposed a novel algorithm that the deblocking will be processed only on the region which has simple image and mass blocking artifacts. Undesirable blue can be prevented. The hardware implementation with a configurable processor Improves flexibility in application for different video compression standards and shorts the time-to-market. Our configurable processor is based on Transport Triggered Architecture (TTA). The design in RTL Is synthesized using 0.18um TSMC library. The simulation result shows that the proposed algorithm can earn better visual effect and hardware architecture can meet the real-time deblocking processing for CIF format video sequence at a system clock of 70MHz.
引用
收藏
页码:581 / +
页数:2
相关论文
共 50 条
  • [21] Design and Implementation of Configurable Cache Coherence Protocol for Multi- Core Processor
    Chen Z.
    Zhou H.
    Feng Q.
    Deng R.
    Zhou, Hongwei (forrestszhw@sohu.com), 1600, Science Press (58): : 1166 - 1175
  • [22] Design and Implementation of High-speed Configurable ECC Co-processor
    He, Ze
    Chen, Xiaowen
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 734 - 737
  • [23] Low-Complexity Implementation of a Data-Reuse RLS Algorithm
    Ficiu, Ionut-Dorinel
    Stanciu, Cristian-Lucian
    Elisei-Iliescu, Camelia
    Anghel, Cristian
    Udrea, Radu-Mihnea
    2022 45TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING, TSP, 2022, : 289 - 293
  • [24] A Low-Complexity Sparse LMS Algorithm Optimized for Hardware Implementation
    Meng, Jin
    Zhang, Hongsheng
    Yi, Shenghong
    Liu, Ting
    Gan, Jizhang
    Yang, Hong
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (02) : 971 - 995
  • [25] A Low-Complexity Sparse LMS Algorithm Optimized for Hardware Implementation
    Jin Meng
    Hongsheng Zhang
    Shenghong Yi
    Ting Liu
    Jizhang Gan
    Hong Yang
    Circuits, Systems, and Signal Processing, 2023, 42 : 971 - 995
  • [26] Low-Complexity Elliptic Curve Cryptography Processor Based on Configurable Partial Modular Reduction Over NIST Prime Fields
    Choi, Piljoo
    Lee, Mun-Kyu
    Kim, Ji-Hoon
    Kim, Dong Kyue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1703 - 1707
  • [27] VLSI Architecture for Configurable and Low-Complexity Design of Hard-Decision Viterbi Decoding Algorithm
    Putra, Rachmad Vidya Wicaksana
    Adiono, Trio
    JOURNAL OF ICT RESEARCH AND APPLICATIONS, 2016, 10 (01) : 57 - 75
  • [28] Low complexity orientation detection algorithm for real-time implementation
    Appia, Vikram V.
    Narasimha, Rajesh
    REAL-TIME IMAGE AND VIDEO PROCESSING 2011, 2011, 7871
  • [29] Configurable Fault-Tolerance for a Configurable VLIW Processor
    Anjam, Fakhar
    Wong, Stephan
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2013, 7806 : 167 - 178
  • [30] An adaptive deblocking algorithm for low bit-rate video
    Kocovski, Blagoj
    Kartalov, Tomislav
    Ivanovski, Zoran
    Panovski, Ljupcho
    2008 3RD INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS, CONTROL AND SIGNAL PROCESSING, VOLS 1-3, 2008, : 888 - +