共 50 条
- [1] Fast parallel CRC algorithm and implementation on a configurable processor 2002 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2002, : 1813 - 1817
- [3] The VLSI Architecture and Implementation of a Low Complexity and Highly Efficient Configurable SVD Processor for MIMO Communication Systems Circuits, Systems, and Signal Processing, 2020, 39 : 6231 - 6246
- [4] EFFICIENT DEBLOCKING FILTER IMPLEMENTATION ON RECONFIGURABLE PROCESSOR 2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 1050 - 1054
- [5] An ultra-low complexity motion estimation algorithm and its implementation of specific processor 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4691 - 4694
- [6] Deblocking Filter Algorithm with Low Complexity for H.264 Video Coding ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2008, 9TH PACIFIC RIM CONFERENCE ON MULTIMEDIA, 2008, 5353 : 138 - 147
- [8] A low power implementation of h.264 adaptive deblocking filter algorithm NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 127 - +
- [9] Implementation of Integer Wavelet Transform on Software Configurable Processor 2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 346 - +
- [10] Low Complexity Deblocking Filter Using Motion Vectors 2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,