Low Complexity Deblocking Algorithm and Implementation with a Configurable Processor

被引:0
|
作者
Guo, Wei [1 ]
Xie, Jing [2 ]
Zhang, Zhicheng [2 ]
机构
[1] Tianjin Univ, Sch Comp Sci & Technol, Tianjin 300072, Peoples R China
[2] Shanghai Jiao Tong Univ, Sch Microelect, Shanghai 2000, Peoples R China
关键词
D O I
10.1109/ICACTE.2008.21
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A low complexity algorithm for post-processing deblocking and Implementation with a configurable processor designed by us is presented In this paper. The algorithm is aimed at Improving subjective visual effect and reducing the complexity for hardware design. According to the masking effect of human visual system (HVS), the blocking artifacts can be recognized only when the blocking artifacts continually appear on the boundaries of the blocks. Based on this, we proposed a novel algorithm that the deblocking will be processed only on the region which has simple image and mass blocking artifacts. Undesirable blue can be prevented. The hardware implementation with a configurable processor Improves flexibility in application for different video compression standards and shorts the time-to-market. Our configurable processor is based on Transport Triggered Architecture (TTA). The design in RTL Is synthesized using 0.18um TSMC library. The simulation result shows that the proposed algorithm can earn better visual effect and hardware architecture can meet the real-time deblocking processing for CIF format video sequence at a system clock of 70MHz.
引用
收藏
页码:581 / +
页数:2
相关论文
共 50 条
  • [1] Fast parallel CRC algorithm and implementation on a configurable processor
    Ji, HM
    Killian, E
    2002 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2002, : 1813 - 1817
  • [2] The VLSI Architecture and Implementation of a Low Complexity and Highly Efficient Configurable SVD Processor for MIMO Communication Systems
    Chen, Wei-Jhe
    Lai, Yu-An
    Shen, Chung-An
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6231 - 6246
  • [3] The VLSI Architecture and Implementation of a Low Complexity and Highly Efficient Configurable SVD Processor for MIMO Communication Systems
    Wei-Jhe Chen
    Yu-An Lai
    Chung-An Shen
    Circuits, Systems, and Signal Processing, 2020, 39 : 6231 - 6246
  • [4] EFFICIENT DEBLOCKING FILTER IMPLEMENTATION ON RECONFIGURABLE PROCESSOR
    Maiti, Kausik
    Pasupuleti, Sirish K.
    Gadde, Raj N.
    Lee, SangJo
    2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 1050 - 1054
  • [5] An ultra-low complexity motion estimation algorithm and its implementation of specific processor
    Hiratsuka, Seiichiro
    Goto, Satoshi
    Ikenaga, Takeshi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4691 - 4694
  • [6] Deblocking Filter Algorithm with Low Complexity for H.264 Video Coding
    Choi, Jung-Ah
    Ho, Yo-Sung
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2008, 9TH PACIFIC RIM CONFERENCE ON MULTIMEDIA, 2008, 5353 : 138 - 147
  • [7] Low complexity implementation of LMS algorithm
    Fletcher, P
    Dean, M
    ELECTRONICS LETTERS, 2002, 38 (15) : 836 - 837
  • [8] A low power implementation of h.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 127 - +
  • [9] Implementation of Integer Wavelet Transform on Software Configurable Processor
    Pandey, Shishir
    Niranjan, U. C.
    2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 346 - +
  • [10] Low Complexity Deblocking Filter Using Motion Vectors
    Raja, Gulistan
    Mirza, Muhammad Javed
    2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,