COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU

被引:0
|
作者
Raja, L. [1 ]
Thanushkodi, K. [2 ]
Hemalatha, T. [1 ]
机构
[1] Angel Coll Engn & Technol, Dept ECE, Tirupur, India
[2] Akshaya Coll Engn & Technol, Coimbatore, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
CPL; SR-CPL; Domino; Full Adder; Boot strapping; CMOS; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In attendance to two high-speed and low-power ALU cells designed with an unconventional internal logic structure, CMOS bootstrapped dynamic logic, latch free, latch based and pass-transistor logic styles that lead to have a reduced power-delay product (PDP). Besides, this paper deals with the design of ALU Clock Gating circuits then its Low Power Arithmetic and Logic Unit that has been developed as part of low power processor design. Here comparison among all the ALU and its clocking circuits are reported as having a low PDP, in stipulations of power delay product and power consumption, the proposed logic style improves switching speed by boosting the gate source voltage of transistors along timing-critical signal paths. This style helps to minimizes power operating cost by allowing a single boosting circuit to be shared by complementary outputs. Post-layout simulations show that the proposed ALU's outperform existing counterparts.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Design and Implementation of Low Power Clock Gated 64-Bit ALU on Ultra Scale FPGA
    Gupta, Ashutosh
    Murgai, Shruti
    Gulati, Anmol
    Kumar, Pradeep
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2015), 2016, 1715
  • [32] Low Power ALU Design by Ancient Mathematics
    Kumar, Anvesh
    Raman, Ashish
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 5, 2010, : 862 - 865
  • [33] The Merged Clock Gating Architecture For Low Power Digital Clock Application On FPGA
    Minh Huan Vo
    2018 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2018, : 282 - 286
  • [34] Application Specific Low Power ALU Design
    Zhou, Yu
    Guo, Hui
    EUC 2008: PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING, VOL 1, MAIN CONFERENCE, 2008, : 214 - 220
  • [35] Timing-Aware Clock Gating of Pulsed-Latch Circuits for Low Power Design
    Yang, Zong-Han
    Ho, Tsung-Yi
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] Timing-Aware Clock Gating of Pulsed-Latch Circuits for Low Power Design
    Yang, Zong-Han
    Ho, Tsung-Yi
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [37] A Novel Clock Gating Approach for the Design of Low-Power Linear Feedback Shift Registers
    Giustolisi, Gianluca
    Mita, Rosario
    Palumbo, Gaetano
    Scotti, Giuseppe
    IEEE ACCESS, 2022, 10 : 99702 - 99708
  • [38] Enabling Concurrent Clock and Power Gating in an Industrial Design Flow
    Bolzani, Leticia
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 334 - 339
  • [39] Reconfigurable Design with Clock Gating
    Osborne, W. G.
    Luk, W.
    Coutinho, J. G. F.
    Mencer, O.
    2008 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2008, : 187 - 194
  • [40] Automatic Register Transfer Level CAD Tool Design for Advanced Clock Gating and Low Power Schemes
    Zhang, Yunlong
    Tong, Qiang
    Li, Li
    Wang, Wei
    Choi, Ken
    Jang, JongEun
    Jung, Hyobin
    Ahn, Si-Young
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 21 - 24