COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU

被引:0
|
作者
Raja, L. [1 ]
Thanushkodi, K. [2 ]
Hemalatha, T. [1 ]
机构
[1] Angel Coll Engn & Technol, Dept ECE, Tirupur, India
[2] Akshaya Coll Engn & Technol, Coimbatore, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
CPL; SR-CPL; Domino; Full Adder; Boot strapping; CMOS; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In attendance to two high-speed and low-power ALU cells designed with an unconventional internal logic structure, CMOS bootstrapped dynamic logic, latch free, latch based and pass-transistor logic styles that lead to have a reduced power-delay product (PDP). Besides, this paper deals with the design of ALU Clock Gating circuits then its Low Power Arithmetic and Logic Unit that has been developed as part of low power processor design. Here comparison among all the ALU and its clocking circuits are reported as having a low PDP, in stipulations of power delay product and power consumption, the proposed logic style improves switching speed by boosting the gate source voltage of transistors along timing-critical signal paths. This style helps to minimizes power operating cost by allowing a single boosting circuit to be shared by complementary outputs. Post-layout simulations show that the proposed ALU's outperform existing counterparts.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] New Activity-Driven Clock Tree Design Methodology for Low Power Clock Gating
    Lin, Chen-Hsien
    Huang, Shih-Hsu
    Jian, Jia-Hong
    Chen, Xin-Jia
    2017 6TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2017,
  • [12] Low Power Sorters Using Clock Gating
    Preethi
    Mohan, K. G.
    Kumar, Sudeendra K.
    Mahapatra, K. K.
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 6 - 11
  • [13] Low Power Clock Gating for Shift Register
    Sohn, Ki-Sung
    Han, Da-In
    Baek, Ki-Ju
    Kim, Nam-Soo
    Kim, Yeong-Seuk
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (08) : 1447 - 1448
  • [14] Module binding for low power clock gating
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    Tu, Wen-Pin
    IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 762 - 768
  • [15] Performance Analysis and Implementation of Clock gating techniques for Low power applications
    Anand, N.
    Joseph, George
    Oommen, Suwin Sam
    2014 INTERNATIONAL CONFERENCE ON SCIENCE ENGINEERING AND MANAGEMENT RESEARCH (ICSEMR), 2014,
  • [16] Clock-gating and its application to low power design of sequential circuits
    Wu, Q
    Pedram, M
    Wu, XW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2000, 47 (03) : 415 - 420
  • [17] Adaptive clock gating technique for low power IP core design in SoC
    Chang, Xiao-Tao
    Zhang, Ming-Ming
    Zhang, Zhi-Min
    Han, Yin-He
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (05): : 823 - 830
  • [18] DCG: Deterministic clock-gating for low-power microprocessor design
    Li, H
    Bhunia, S
    Chen, YR
    Roy, K
    Vijaykumar, TN
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) : 245 - 254
  • [19] Adaptive clock gating technique for low power IP core in SoC design
    Chang, Xiaotao
    Zhang, Mingming
    Zhang, Ge
    Zhang, Zhimin
    Wang, Jun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2120 - 2123
  • [20] Low power sequential circuit design by using priority encoding and clock gating
    Wu, XW
    Pedram, M
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 143 - 148