Warpage, Stresses and KOZ of 3D TSV DRAM Package During Manufacturing Processes

被引:0
|
作者
Huang, P. S. [1 ]
Tsai, M. Y. [1 ]
Huang, C. Y. [1 ]
Lin, P. C. [2 ]
Huang, Lawrence [2 ]
Chang, Michael [2 ]
Shih, Steven [2 ]
Lin, J. P. [2 ]
机构
[1] Chang Gung Univ, Dept Mech Engn, Tao Yuan 333, Taiwan
[2] Nanya Technol Co, Technol Dev Div, New Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The objective of this paper is to measure and simulate the warpage of 3D TSV (through-silicon via) die-stacked DRAM (dynamic random access memory) packages subject to thermal loading (from the room temperature to 260 degrees C, solder reflow temperature) during manufacturing processes. The related die stresses and keep-out zone (KOZ) for the dies in the packages at the room temperature are further calculated with this validated simulation model. In the experiments, a full-field shadow moire is used to measure the out-of-plane deformation (warpage) of packages under thermal heating conditions. A finite-element method (FEM) is applied for analyzing the thermally-induced deformation, stresses and KOZs in the packages to gain insight into their mechanics. The full-field warpages of the packages from the shadow moire have been documented under temperature loading and compared well with FEM results. The stresses and KOZs at the proximity of a single TSV for each die in the package at the room temperature have been calculated with validated FEM model. It is found that the sizes of KOZs in four-die stacked DRAM package at the room temperature are dominated by the horizontal pMOS device and are almost double as large as the size in wafer-level die. And the sizes of KOZs are pretty much similar for each die in this four-die stacked DRAM package, even through the stresses at each die are apparently different.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Homogeneous Integration for 3D IC with TSV
    Kwai, Ding-Ming
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 538 - 539
  • [42] 3D IC with TSV: Status and developments
    Vardaman, E. Jan
    SOLID STATE TECHNOLOGY, 2013, 56 (02) : 12 - 12
  • [43] Chip Package Interaction Study to Analyze the Mechanical Integrity of a 3-D TSV Package
    Rajmane, Pavan
    Mirza, Fahad
    Khan, Hassaan
    Agonafer, Dereje
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [44] 3D FEA simulations to assess residual stresses in riveting processes
    Atre, Amarendra
    Johnson, W. S.
    Structural Integrity of Fasteners: Including the Effects of Environment and Stress Corrosion Cracking: 3rd Volume, 2007, 1487 : 115 - 124
  • [45] 3D X-DRAM: A Novel 3D NAND-like DRAM Cell and TCAD Simulations
    Hsu, Fu-Chang
    Huang, Richard J.
    Tsay, Re-Peng
    Chang, Jui-Hsin
    Chang, Chia-Haur
    Huang, I-Wei
    Hsu, Kevin
    2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,
  • [46] Novel method of wafer-level and package-level process simulation for warpage optimization of 2.5D TSV
    Lee, Su Chang
    Han, Sun Woo
    Hong, Jong Pa
    Kun, Sang O.
    Kwak, Dong Ok
    Nam, Soohyun
    Park, Yukyung
    Lee, Jong Ho
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1527 - 1531
  • [47] Electrical transmission characteristics of differential TSV structures in 3D TSV Packaging
    Meng Zhen
    Yan Yuepeng
    Wang Chen
    Zhang Xingcheng
    Liu Mou
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [48] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [49] Mechanism of Low-Temperature Copper-to-Copper Direct Bonding for 3D TSV Package Interconnection
    Cho, J.
    Yu, S.
    Roma, M. P. C.
    Maganty, S.
    Park, S.
    Bersch, E.
    Kim, C.
    Sapp, B.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1133 - 1140
  • [50] 3D Photonics as Enabling Technology for Deep 3D DRAM Stacking
    Werner, Sebastian
    Fotouhi, Pouya
    Xiao, Xian
    Fariborz, Marjan
    Ben Yoo, S. J.
    Michelogiannakis, George
    Vasudevan, Dilip
    MEMSYS 2019: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2019, : 206 - 221