Warpage, Stresses and KOZ of 3D TSV DRAM Package During Manufacturing Processes

被引:0
|
作者
Huang, P. S. [1 ]
Tsai, M. Y. [1 ]
Huang, C. Y. [1 ]
Lin, P. C. [2 ]
Huang, Lawrence [2 ]
Chang, Michael [2 ]
Shih, Steven [2 ]
Lin, J. P. [2 ]
机构
[1] Chang Gung Univ, Dept Mech Engn, Tao Yuan 333, Taiwan
[2] Nanya Technol Co, Technol Dev Div, New Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The objective of this paper is to measure and simulate the warpage of 3D TSV (through-silicon via) die-stacked DRAM (dynamic random access memory) packages subject to thermal loading (from the room temperature to 260 degrees C, solder reflow temperature) during manufacturing processes. The related die stresses and keep-out zone (KOZ) for the dies in the packages at the room temperature are further calculated with this validated simulation model. In the experiments, a full-field shadow moire is used to measure the out-of-plane deformation (warpage) of packages under thermal heating conditions. A finite-element method (FEM) is applied for analyzing the thermally-induced deformation, stresses and KOZs in the packages to gain insight into their mechanics. The full-field warpages of the packages from the shadow moire have been documented under temperature loading and compared well with FEM results. The stresses and KOZs at the proximity of a single TSV for each die in the package at the room temperature have been calculated with validated FEM model. It is found that the sizes of KOZs in four-die stacked DRAM package at the room temperature are dominated by the horizontal pMOS device and are almost double as large as the size in wafer-level die. And the sizes of KOZs are pretty much similar for each die in this four-die stacked DRAM package, even through the stresses at each die are apparently different.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Low-Cost TSV Process Using Electroless Ni Plating for 3D Stacked DRAM
    Kawano, Masaya
    Takahashi, Nobuaki
    Komuro, Masahiro
    Matsui, Satoshi
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1094 - 1099
  • [22] Modeling TSV Open Defects in 3D-Stacked DRAM
    Jiang, Li
    Liu, Yuxi
    Duan, Lian
    Xie, Yuan
    Xu, Qiang
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [23] Warpage Modeling for 3D Packages
    Amagai, Masazumi
    Suzuki, Yutaka
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 479 - 489
  • [24] Warpage Modeling for 3D Packages
    Amagai, Masazumi
    Suzuki, Yutaka
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [25] 3D TSV Mid-End Processes and Assembly/Packaging Technology
    Yoon, Seung Wook
    Hsiao, Yung Kuan
    Dzafir, Shariff
    Bum, Andy Yong Chang
    Choi, Won Kyung
    Kim, Y. C.
    Kang, G. T.
    Marimuthu, Pandi C.
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [26] TSV Repairing for 3D ICs using Redundant TSV
    Ghosh, Sudeep
    Roy, Surajit Kumar
    Rahaman, Hafizur
    Giri, Chandan
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [27] Simulation in 3D Integration and TSV
    Weide-Zaage, K.
    Moujbani, A.
    Kludt, J.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [28] AUTOMATIC 3D DOCUMENTATION METHOD FOR MANUFACTURING PROCESSES
    Strang, Daniel
    Schuele, Anselm
    Ander, Reiner
    PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2013, VOL 4, 2014,
  • [29] A 3D object classifier for discriminating manufacturing processes
    Ip, Cheuk Yiu
    Regli, William C.
    COMPUTERS & GRAPHICS-UK, 2006, 30 (06): : 903 - 916
  • [30] CAD 3D models decomposition in manufacturing processes
    Chlebus, E.
    Krot, K.
    ARCHIVES OF CIVIL AND MECHANICAL ENGINEERING, 2016, 16 (01) : 20 - 29