Warpage, Stresses and KOZ of 3D TSV DRAM Package During Manufacturing Processes

被引:0
|
作者
Huang, P. S. [1 ]
Tsai, M. Y. [1 ]
Huang, C. Y. [1 ]
Lin, P. C. [2 ]
Huang, Lawrence [2 ]
Chang, Michael [2 ]
Shih, Steven [2 ]
Lin, J. P. [2 ]
机构
[1] Chang Gung Univ, Dept Mech Engn, Tao Yuan 333, Taiwan
[2] Nanya Technol Co, Technol Dev Div, New Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The objective of this paper is to measure and simulate the warpage of 3D TSV (through-silicon via) die-stacked DRAM (dynamic random access memory) packages subject to thermal loading (from the room temperature to 260 degrees C, solder reflow temperature) during manufacturing processes. The related die stresses and keep-out zone (KOZ) for the dies in the packages at the room temperature are further calculated with this validated simulation model. In the experiments, a full-field shadow moire is used to measure the out-of-plane deformation (warpage) of packages under thermal heating conditions. A finite-element method (FEM) is applied for analyzing the thermally-induced deformation, stresses and KOZs in the packages to gain insight into their mechanics. The full-field warpages of the packages from the shadow moire have been documented under temperature loading and compared well with FEM results. The stresses and KOZs at the proximity of a single TSV for each die in the package at the room temperature have been calculated with validated FEM model. It is found that the sizes of KOZs in four-die stacked DRAM package at the room temperature are dominated by the horizontal pMOS device and are almost double as large as the size in wafer-level die. And the sizes of KOZs are pretty much similar for each die in this four-die stacked DRAM package, even through the stresses at each die are apparently different.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] TSV Technology and Challenges for 3D Stacked DRAM
    Lee, Chang Yeol
    Kim, Sungchul
    Jun, Hongshin
    Kim, Kyung Whan
    Hong, Sung Joo
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [2] On the Technology and Ecosystem of 3D/TSV Manufacturing
    Hummler, Klaus
    Smith, Larry
    Caramto, Raymond
    Edgeworth, Robert
    Olson, Stephen
    Pascual, Daniel
    Qureshi, Jamal
    Rudack, Andy
    Quon, Roger
    Arkalgud, Sitaram
    2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,
  • [3] Wafer Level Warpage Characterization for Backside Manufacturing Processes of TSV Interposers
    Jiang, Feng
    Wang, Qibin
    Xue, Kai
    Jing, Xiangmeng
    Yu, Daquan
    Shangguan, Dongkai
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1740 - 1744
  • [4] TSV Modeling and Thermal Analysis Based on 3D Package
    Tian Wenchao
    Wang Wenlong
    Wang Hongming
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 545 - 547
  • [5] A novel shielding structure based on TSV 3D package
    Li, Jun
    Wan, Lixi
    Cao, Liqiang
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 690 - 693
  • [6] 3D TSV System in Package (SiP) for aerospace applications
    Riou, J. C.
    Bailly, E.
    Bunel, C.
    Lenoir, L.
    Pommier, M.
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [7] Finite element modeling on electromigration of TSV interconnect in 3D package
    Zhang, Yuanxiang
    Yu, Sijia
    Su, Deqi
    Shen, Zhipeng
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 695 - 698
  • [8] 3D System Package Architecture as Alternative to 3D Stacking of ICs with TSV at System Level
    Tummala, Rao R.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [9] Effects of Overlaying Dielectric Layer and Its Local Geometry on TSV-Induced KOZ in 3D IC
    Huang, P. S.
    Tsai, M. Y.
    Lin, P. C.
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 55 - 58
  • [10] Damage Progression Study of 3D TSV Package during Reflow, Thermal Shocks and Thermal Cycling
    Rahangdale, Unique
    Rajmane, Pavan
    Doiphode, Aniruddha
    Sakib, A. R.
    Misrak, Abel
    Lohia, Alok
    Agonafer, Dereje
    PROCEEDINGS OF THE 2017 SIXTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS ITHERM 2017, 2017, : 1119 - 1125