On-chip test circuit for measuring substrate and line-to-line coupling noise

被引:0
|
作者
Xu, WZ [1 ]
Friedman, EG
机构
[1] Eastman Kodak Co, Res Labs, Rochester, NY 14650 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
CMOS switched-capacitor circuit; coupling; noise; on-chip measurement;
D O I
10.1109/JSSC.2005.862349
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An on-chip test circuit has been developed to directly measure substrate and line-to-line coupling noise. This test circuit has been manufactured in a 0.35 mu m double-well double polysilicon CMOS process and consists of noise generators and switched-capacitor signal processing circuitry. On-chip analog-to-digital conversion and calibration are used to eliminate off-chip noise and to extend the measurement accuracy by removing system noise. A scan circuit is described that enables the noise waveform to be reconstructed. On-chip generators ranging in area from 0.25 mu m(2) to 1.5 mu m(2) produce noise at the receiver decreasing from 3.14 mV/mu m to 0.73 mV/mu m. Open and closed guard rings reduce the noise by 20% and 85%, respectively. Measurement of test circuits manufactured with an epitaxial process-5.5-mu m-thick epitaxy with 20 Omega(.)cm resistivity on top of a 120 mu m bulk with 0.03 Omega(.)cm-exhibits a frequency limit of 50 MHz below which coupling is insensitive to substrate noise. The difference between experimental results and an analytic model of the line-to-line coupling capacitance ranges from 8.5% to 17.7% for different metal layers.
引用
收藏
页码:474 / 482
页数:9
相关论文
共 50 条
  • [31] On-chip transmission line interconnect for SiCMOS LSI
    Masu, K
    Okada, K
    Ito, H
    2006 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2006, : 353 - +
  • [32] Characterization and Modeling of on-chip inductor substrate coupling effect
    Chao, CJ
    Wong, SC
    Hsu, CJ
    Chen, MJ
    Leu, LY
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 311 - 314
  • [33] On-chip transmission line for long global interconnects
    Ito, H
    Inoue, J
    Gomi, S
    Sugita, H
    Okada, K
    Masu, K
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 677 - 680
  • [34] Design of on-chip transmission line in CMOS process
    Institute of RF and OE-ICS, Southeast University, Nanjing 210096, China
    Dongnan Daxue Xuebao, 2006, 6 (892-896):
  • [35] Adaptive autoreclosing scheme for line-to-line grounded faults on double-circuit transmission lines with shunt reactors
    Zhou W.
    Li F.
    Xie C.
    Dianli Xitong Baohu yu Kongzhi/Power System Protection and Control, 2022, 50 (01): : 33 - 41
  • [36] Line-to-line short-circuit-based finite-element performance and parameter predictions of large hydrogenerators
    Wamkeue, R
    Kamwa, I
    Chacha, M
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 2003, 18 (03) : 370 - 378
  • [37] Spectral Line-by-Line Pulse Shaping of an On-Chip Microresonator Frequency Comb
    Ferdous, Fahmida
    Miao, Houxun
    Leaird, Daniel E.
    Srinivasan, Kartik
    Wang, Jian
    Chen, Lei
    Varghese, Leo Tom
    Weiner, A. M.
    2011 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2011,
  • [38] Spectral line-by-line pulse shaping of on-chip microresonator frequency combs
    Ferdous, Fahmida
    Miao, Houxun
    Leaird, Daniel E.
    Srinivasan, Kartik
    Wang, Jian
    Chen, Lei
    Varghese, Leo Tom
    Weiner, Andrew M.
    NATURE PHOTONICS, 2011, 5 (12) : 770 - 776
  • [39] Spectral line-by-line pulse shaping of on-chip microresonator frequency combs
    Fahmida Ferdous
    Houxun Miao
    Daniel E. Leaird
    Kartik Srinivasan
    Jian Wang
    Lei Chen
    Leo Tom Varghese
    Andrew M. Weiner
    Nature Photonics, 2011, 5 : 770 - 776
  • [40] CMOS ON-CHIP STARTER CIRCUIT FOR SUBSTRATE BIAS GENERATOR.
    Anon
    1600, (28):