On-chip test circuit for measuring substrate and line-to-line coupling noise

被引:0
|
作者
Xu, WZ [1 ]
Friedman, EG
机构
[1] Eastman Kodak Co, Res Labs, Rochester, NY 14650 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
CMOS switched-capacitor circuit; coupling; noise; on-chip measurement;
D O I
10.1109/JSSC.2005.862349
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An on-chip test circuit has been developed to directly measure substrate and line-to-line coupling noise. This test circuit has been manufactured in a 0.35 mu m double-well double polysilicon CMOS process and consists of noise generators and switched-capacitor signal processing circuitry. On-chip analog-to-digital conversion and calibration are used to eliminate off-chip noise and to extend the measurement accuracy by removing system noise. A scan circuit is described that enables the noise waveform to be reconstructed. On-chip generators ranging in area from 0.25 mu m(2) to 1.5 mu m(2) produce noise at the receiver decreasing from 3.14 mV/mu m to 0.73 mV/mu m. Open and closed guard rings reduce the noise by 20% and 85%, respectively. Measurement of test circuits manufactured with an epitaxial process-5.5-mu m-thick epitaxy with 20 Omega(.)cm resistivity on top of a 120 mu m bulk with 0.03 Omega(.)cm-exhibits a frequency limit of 50 MHz below which coupling is insensitive to substrate noise. The difference between experimental results and an analytic model of the line-to-line coupling capacitance ranges from 8.5% to 17.7% for different metal layers.
引用
收藏
页码:474 / 482
页数:9
相关论文
共 50 条
  • [21] On-chip circuit for measuring jitter and skew with picosecond resolution
    Jenkins, K. A.
    Jose, A. P.
    Xu, Z.
    Shepard, K. L.
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 257 - +
  • [22] On-Chip Noise Sensor for Integrated Circuit Susceptibility Investigations
    Ben Dhia, Sonia
    Boyer, Alexandre
    Vrignon, Bertrand
    Deobarro, Mikael
    Thanh Vinh Dinh
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2012, 61 (03) : 696 - 707
  • [23] On the frequency-dependent line capacitance and conductance of on-chip interconnects on lossy silicon substrate
    Ymeri, H
    Nauwelaers, B
    Maex, K
    MICROELECTRONICS INTERNATIONAL, 2002, 19 (01) : 11 - 18
  • [24] ABOUT THE MAXIMUM TORQUES AFTER SHORT-CIRCUIT OR LINE-TO-LINE FAULT OF CAGE INDUCTION MACHINES
    PITTIUS, E
    SEINSCH, HO
    ARCHIV FUR ELEKTROTECHNIK, 1989, 72 (01): : 43 - 50
  • [25] COMPARISON OF METHODS FOR THE CALCULATION OF LINE-TO-LINE SHORT-CIRCUIT OF SYNCHRONOUS MACHINES AT LOW-FREQUENCIES
    CHASSANDE, JP
    POLOUJADOFF, M
    ABDELRAZEK, AA
    LAUMOND, A
    ELECTRIC MACHINES AND ELECTROMECHANICS, 1981, 6 (04): : 287 - 295
  • [26] A direct three-phase circuit analysis-based fault location for line-to-line fault
    Choi, Myeon-Song
    Lee, Seung-Jae
    Lim, Seong-Il
    Lee, Duck-Su
    Yang, Xia
    IEEE TRANSACTIONS ON POWER DELIVERY, 2007, 22 (04) : 2541 - 2547
  • [27] A simplified transmission-line based crosstalk noise model for on-chip RLC wiring
    Agarwal, K
    Sylvester, D
    Blaauw, D
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 859 - 865
  • [28] On-Chip Delay Line for Extraction of Decorrelated Phase Noise in FMCW Radar Transceiver MMICs
    Melzer, Alexander
    Starzer, Florian
    Jaeger, Herbert
    Huemer, Mario
    PROCEEDINGS 23RD AUSTRIAN WORKSHOP ON MICROELECTRONICS (AUSTROCHIP 2015), 2015, : 31 - 35
  • [29] A fringing and coupling interconnect line capacitance model for VLSI on-chip wiring delay and crosstalk
    Lee, MK
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 233 - 236
  • [30] Characterization and modeling of on-chip inductor substrate coupling effect
    Chao, CJ
    Wong, SC
    Hsu, CJ
    Chen, MJ
    Leu, LY
    2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 157 - 160