An FPGA architecture design of parameter-adaptive real-time image processing system for edge detection

被引:0
|
作者
Hsiao, PY [1 ]
Li, LT [1 ]
Chen, CH [1 ]
Chen, SW [1 ]
Chen, SJ [1 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan, Taiwan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present an FPGA architecture design of parameter-adaptive real-time image processing system for edge detection. The system contains two edge detection algorithms which are suitable for hardware realization and insensitive to noise. The two adopted algorithms are able to produce different outputs suitable for different applications. A controller which integrates parameter setting, continuous edge detection task processing and output selection is proposed. The proposed modified LGT algorithm not only preserves the original edge detection performance, but also greatly reduces the use of hardware resource. We adopt FPGA design flow as our early-stage verification platform, and result in a maximum working frequency of 54MHz, which is able to process 205 512x512 grayscale images, and is 90 times faster than the software execution.
引用
收藏
页码:38 / 40
页数:3
相关论文
共 50 条
  • [21] FPGA based Multiprocessor Embedded System for Real-Time Image Processing
    Masud, Nauman
    Nasir, Jahanzeb
    Nazir, Muhammad Shahid
    Aqil, Muhammad
    2015 15TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS), 2015, : 436 - 438
  • [22] Real-time image processing system based on FPGA for electronic endoscope
    Jiang, J
    Yu, DY
    Sun, Z
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 682 - 685
  • [23] FPGA Implementation of Image Processing for Real-Time Robot Vision System
    Hagiwara, Hayato
    Asami, Kenichi
    Komori, Mochimitsu
    CONVERGENCE AND HYBRID INFORMATION TECHNOLOGY, 2011, 206 : 134 - 141
  • [24] An architecture for real-time hardware co-simulation of edge detection in image processing using Prewitt edge operator
    Pham-Minh-Luan Nguyen
    Cho, Jae-Hyun
    Cho, Sang Bock
    2014 International Conference on Electronics, Information and Communications (ICEIC), 2014,
  • [25] FPGA Design and Implementation of a Real-time Subpulse Processing Architecture for Noise Radars
    Barreto, Alisson
    Pralon, Leandro
    Pompeo, Bruno
    Beltrao, Gabriel
    Pralon, Mariana
    2019 INTERNATIONAL RADAR CONFERENCE (RADAR2019), 2019, : 743 - 748
  • [26] Design and Optimization of Real-Time Boosting for Image Interpretation Based on FPGA Architecture
    Ibarra-Manzano, Mario-Alberto
    Almanza-Ojeda, Dora-Luz
    2011 IEEE ELECTRONICS, ROBOTICS AND AUTOMOTIVE MECHANICS CONFERENCE (CERMA 2011), 2011, : 167 - 172
  • [27] FPGA Design and Implementation of a Real-Time Vehicle Detection System
    Jin, Jungdong
    Nguyen, Vinh Dinh
    Lee, Sang Jun
    Jeon, Jae Wook
    2012 12TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS), 2012, : 204 - 207
  • [28] The Design of Real-Time Face Detection System Based on FPGA
    Chen, SuHua
    Fang, Xu
    Liu, YongGuang
    Wang, Jun
    MECHANICAL ENGINEERING, INTELLIGENT SYSTEM AND APPLIED MECHANICS, 2014, 473 : 231 - +
  • [29] An FPGA Design for Real-Time Image Denoising
    Ben Atitallah, Ahmed
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2022, 43 (02): : 803 - 816
  • [30] A new FPGA/DSP-based parallel architecture for real-time image processing
    Batlle, J
    Martí, J
    Ridao, P
    Amat, J
    REAL-TIME IMAGING, 2002, 8 (05) : 345 - 356