Experimental and Simulation Study of Double-Sided Flip-Chip Assembly With a Stiffener Ring

被引:11
|
作者
Liu, Xi [1 ]
Li, Ming [2 ]
Mullen, Donald R. [2 ]
Cline, Julia [2 ]
Sitaraman, Suresh K. [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Comp Aided Simulat Packaging Reliabil Lab CASPaR, Atlanta, GA 30332 USA
[2] Rambus Inc, Sunnyvale, CA 94089 USA
关键词
Assembly; double-sided flip-chip; electronic packaging; finite-element modeling; warpage;
D O I
10.1109/TDMR.2013.2283062
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The microelectronic packaging field is moving into the third dimension for miniaturization, low power consumption, and better performance. In this paper, we present a double-sided flip-chip (FC) organic substrate with a memory controller on one side of the package and 3-D stacked disaggregated memory chips on the other side of the package. This design allows the controller to interface with the DRAM stack directly through the substrate providing the shortest possible interconnect path and thus achieving the fastest signaling speed. However, this double-sided FC configuration also causes yield, assembly, test, and reliability challenges. In order to optimize the assembly process, elastic and viscoelastic sequential 3-D finite-element models are developed to simulate the package assembly process and are validated experimentally. In these simulations, various assembly process sequences are simulated with different conditions.
引用
收藏
页码:512 / 522
页数:11
相关论文
共 50 条
  • [31] Numerical simulation of the flip-chip underfilling process
    Tay, AAO
    Huang, ZM
    Wu, JH
    Cui, CQ
    PROCEEDINGS OF THE 1997 1ST ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, 1997, : 263 - 269
  • [32] Wafer-Level Double-Layer Nonconductive Films for Flip-Chip Assembly
    Lee, SeYong
    Lee, HanMin
    Shin, Ji-Won
    Kim, Woojeong
    Choi, Taejin
    Paik, Kyung-Wook
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (08): : 1258 - 1264
  • [33] Modeling and Simulation of Multilayer Flip-Chip Package
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO), 2016,
  • [34] Open ended microwave oven for flip-chip assembly
    Sinclair, K. I.
    Sangster, A. J.
    Goussetis, G.
    Desmulliez, M. P. Y.
    Tilford, T.
    Parrott, A. K.
    Bailey, C.
    2007 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-4, 2007, : 620 - +
  • [35] Microrelay packaging technology using flip-chip assembly
    Miller, David C.
    Zhang, Wenge
    Bright, Victor M.
    Proceedings of the IEEE Micro Electro Mechanical Systems (MEMS), 2000, : 265 - 270
  • [36] LED flip-chip assembly with electroplated AuSn alloy
    Maaskant, PP
    Akhter, M
    Cordero, N
    Casey, DP
    Rohan, JF
    Roycroft, BJ
    Corbett, BM
    Physica Status Solidi C - Conferences and Critical Reviews, Vol 2, No 7, 2005, 2 (07): : 2907 - 2911
  • [37] A flip-chip LIGA assembly technique via electroplating
    L.-W. Pan
    L. Lin
    J. Ni
    Microsystem Technologies, 2001, 7 : 40 - 43
  • [38] Gallium alloy interconnects for flip-chip assembly applications
    Georgia Inst of Technology, Atlanta, United States
    Proc Electron Compon Technol Conf, (1143-1150):
  • [39] Gallium alloy interconnects for flip-chip assembly applications
    Baldwin, DF
    Deshmukh, RD
    Hau, CS
    46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 1143 - 1150
  • [40] Flip-chip BGA assembly process and reliability improvements
    Thompson, P
    Koehler, C
    Petras, M
    Solis, C
    NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 84 - 90