Experimental and Simulation Study of Double-Sided Flip-Chip Assembly With a Stiffener Ring

被引:11
|
作者
Liu, Xi [1 ]
Li, Ming [2 ]
Mullen, Donald R. [2 ]
Cline, Julia [2 ]
Sitaraman, Suresh K. [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Comp Aided Simulat Packaging Reliabil Lab CASPaR, Atlanta, GA 30332 USA
[2] Rambus Inc, Sunnyvale, CA 94089 USA
关键词
Assembly; double-sided flip-chip; electronic packaging; finite-element modeling; warpage;
D O I
10.1109/TDMR.2013.2283062
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The microelectronic packaging field is moving into the third dimension for miniaturization, low power consumption, and better performance. In this paper, we present a double-sided flip-chip (FC) organic substrate with a memory controller on one side of the package and 3-D stacked disaggregated memory chips on the other side of the package. This design allows the controller to interface with the DRAM stack directly through the substrate providing the shortest possible interconnect path and thus achieving the fastest signaling speed. However, this double-sided FC configuration also causes yield, assembly, test, and reliability challenges. In order to optimize the assembly process, elastic and viscoelastic sequential 3-D finite-element models are developed to simulate the package assembly process and are validated experimentally. In these simulations, various assembly process sequences are simulated with different conditions.
引用
收藏
页码:512 / 522
页数:11
相关论文
共 50 条
  • [1] Simulation on an Advanced Double-Sided Cooling Flip-Chip Packaging with Diamond Material for Gallium Oxide Devices
    Guan, He
    Wang, Dong
    Li, Wentao
    Liu, Duo
    Deng, Borui
    Qu, Xiang
    MICROMACHINES, 2024, 15 (01)
  • [2] Double bump flip-chip assembly
    Yan, Kathy Wei
    Johnson, R. Wayne
    Stapleton, Russell
    Ghosh, Kalyan
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2006, 29 (02): : 119 - 133
  • [3] FLIP-CHIP ASSEMBLY
    HUGLE, WB
    BAMBERG, JL
    PEDROTTI, DG
    SOLID STATE TECHNOLOGY, 1969, 12 (08) : 62 - &
  • [4] Simulation of no-flow underfill process for flip-chip assembly
    Kolbeck, A
    Hauck, T
    Jendrny, J
    Hahn, O
    Lang, S
    THERMAL AND MECHANICAL SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, 2004, : 587 - 592
  • [5] Study of RF flip-chip assembly with underfill epoxy
    Zhang, WG
    Su, BZ
    Feng, ZP
    Gupta, KC
    Lee, YC
    1998 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES AND HIGH DENSITY PACKAGING, PROCEEDINGS, 1998, : 53 - 57
  • [6] Processing mechanics for flip-chip assembly
    Wang, JJ
    Qian, ZF
    Liu, S
    MICROELECTRONIC PACKAGING AND LASER PROCESSING, 1997, 3184 : 22 - 29
  • [7] Flip-chip assembly for photonic circuits
    Wörhoff, K
    Heideman, RG
    Gilde, MJ
    Blidegn, K
    Heschel, M
    van den Vlekkert, H
    MICRO-OPTICS: FABRICATION, PACKAGING, AND INTEGRATION, 2004, 5454 : 9 - 20
  • [8] Reliability evaluation of ultra-thin CSP using new flip-chip bonding technology - double-sided CSP and single-sided CSP
    Nishida, K
    Shimizu, K
    Yoshino, M
    Koguchi, H
    Taweejun, N
    MICROELECTRONICS RELIABILITY, 2003, 43 (12) : 2065 - 2075
  • [9] Flux/underfill Compatibility Study for Flip-chip Assembly Process
    Phoosekieaw, Phuthanate
    Khunkhao, Sanya
    INFORMATION AND ELECTRONICS ENGINEERING, 2011, 6 : 223 - 227
  • [10] Double-Sided Assembly Line Optimization Using Witness Simulation
    Hamzas, M. F. M. A.
    Bareduan, S. A.
    Bahari, M. S.
    Zakaria, S.
    Zakaria, M. Z.
    5TH INTERNATIONAL CONFERENCE ON GREEN DESIGN AND MANUFACTURE 2019 (ICONGDM 2019), 2019, 2129