A Low-Cost Self-Test Architecture Integrated With PRESENT Cipher Core

被引:8
|
作者
Haider, Zeeshan [1 ]
Javeed, Khalid [1 ]
Song, Mei [2 ]
Wang, Xiaojun [3 ]
机构
[1] Bahria Univ, Dept Comp Engn, Islamabad 44000, Pakistan
[2] BUPT, Sch Elect Engn, Beijing 100876, Peoples R China
[3] Dublin City Univ, Sch Elect Engn, Dublin 9, Ireland
基金
中国国家自然科学基金;
关键词
Lightweight cryptography; resource constrained; self-test; design for testability; Internet of things; compaction; LFSR; MISR; FPGA; SECURITY; INTERNET;
D O I
10.1109/ACCESS.2019.2907717
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Cryptographic cores integrated with self-test ability fulfill both data security and reliability requirements of the Internet of Things (IoT) network. However, from the IoT perspective where most devices are resource constrained, a fundamental problem associated with most of the self-test architectures is high hardware overhead due to the additional circuit for self-test operation. This paper presents the design of a low-cost self-test architecture and its integration with the PRESENT cipher core. The hardware overhead of the proposed low-cost self-test architecture is reduced by adopting two key strategies: 1) using hardware-efficient X-Compactor technique for test response compaction and 2) reusing the PRESENT cipher core as a Test Pattern Generator (TPG). The proposed self-test architecture is implemented on different Xilinx Field Programmable Gate Array (FPGA) platforms and devices. Analysis of the implementation results shows that the proposed self-test method occupies 23% less hardware area overhead and provides 14% higher throughput per slice performance with the fault coverage of over 99% compared with the existing self-test designs. The resulting analysis indicates that the proposed self-test design is one of the most viable testing solutions for resource-constrained IoT devices.
引用
收藏
页码:46045 / 46058
页数:14
相关论文
共 50 条
  • [41] An On-Chip Self-Test Architecture with Test Patterns Recorded in Scan Chains
    Lee, Kuen-Jong
    Tang, Pin-Hao
    Kochte, Michael A.
    PROCEEDINGS 2016 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2016,
  • [42] Lowering cost of test: Parallel test or low-cost ATE?
    Rivoir, J
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 360 - 363
  • [43] Combining low-cost electronic structure theory and low-cost parallel computing architecture
    Steinbach, Pit
    Bannwarth, Christoph
    PHYSICAL CHEMISTRY CHEMICAL PHYSICS, 2024, 26 (23) : 16567 - 16578
  • [44] SYSTEM, HEAL THYSELF - SELF-TEST AND THE COST OF INSTRUMENT OWNERSHIP
    KRIGMAN, A
    INSTRUMENTATION TECHNOLOGY, 1982, 29 (06): : 9 - +
  • [45] A compact low-cost test equipment for thermal and electrical characterization of integrated circuits
    Cabrini, Alessandro
    Gobbi, Laura
    Baderna, Davide
    Torelli, Guido
    MEASUREMENT, 2009, 42 (02) : 281 - 289
  • [46] A low-cost Method for Test and Speed Characterization of Digital Integrated Circuit Prototypes
    Elrabaa, Muhammad E. S.
    Al-Aghbari, Amran A.
    Al-Asli, Mohammed A.
    2013 SAUDI INTERNATIONAL ELECTRONICS, COMMUNICATIONS AND PHOTONICS CONFERENCE (SIECPC), 2013,
  • [47] LOW-COST INTEGRATED TIMING.
    Rocher, E.Y.
    IBM Technical Disclosure Bulletin, 1973, 16 (01): : 337 - 338
  • [48] BUILT-IN SELF-TEST FOR DIGITAL INTEGRATED-CIRCUITS
    AGRAWAL, VD
    LIN, CJ
    RUTKOWSKI, PW
    WU, SL
    ZORIAN, Y
    AT&T TECHNICAL JOURNAL, 1994, 73 (02): : 30 - 39
  • [49] OPTIMIZED SELF-TEST AND CALIBRATION REDUCES COST OF OWNERSHIP.
    Johnston, Craig E.
    Technology Review, 1979,
  • [50] Built-in self-test for high speed integrated circuits
    Jorczyk, U
    Daehn, W
    MICROELECTRONIC MANUFACTURING YIELD, RELIABILITY, AND FAILURE ANALYSIS II, 1996, 2874 : 162 - 172