共 50 条
- [31] Low cost test architecture for mixed-signal integrated circuits 2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
- [33] Low-Power and Space-Efficient Built In Self-Test Architecture With MSIC Test Pattern Generator JOURNAL OF POPULATION THERAPEUTICS AND CLINICAL PHARMACOLOGY, 2023, 30 (09): : E308 - E314
- [34] Architecture of a small low-cost satellite DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 428 - 431
- [35] Pseudo Random Self-Test Architecture for Advanced Encryption Standard 2013 IEEE 19TH INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY IN ELECTRONIC PACKAGING (SIITME), 2013, : 271 - 276
- [36] Signature Multi-Mode Hardware-Based Self-Test Architecture for Digital Integrated Circuits 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 437 - 441
- [37] Architecture of Built-In Self-Test and Recovery Memory Chips PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
- [38] Economic online self-test in the time-triggered architecture IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (03): : 81 - 89
- [40] A stereo audio ΣΔ ADC architecture with embedded SNDR Self-Test 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 865 - +