A Low-Cost Self-Test Architecture Integrated With PRESENT Cipher Core

被引:8
|
作者
Haider, Zeeshan [1 ]
Javeed, Khalid [1 ]
Song, Mei [2 ]
Wang, Xiaojun [3 ]
机构
[1] Bahria Univ, Dept Comp Engn, Islamabad 44000, Pakistan
[2] BUPT, Sch Elect Engn, Beijing 100876, Peoples R China
[3] Dublin City Univ, Sch Elect Engn, Dublin 9, Ireland
基金
中国国家自然科学基金;
关键词
Lightweight cryptography; resource constrained; self-test; design for testability; Internet of things; compaction; LFSR; MISR; FPGA; SECURITY; INTERNET;
D O I
10.1109/ACCESS.2019.2907717
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Cryptographic cores integrated with self-test ability fulfill both data security and reliability requirements of the Internet of Things (IoT) network. However, from the IoT perspective where most devices are resource constrained, a fundamental problem associated with most of the self-test architectures is high hardware overhead due to the additional circuit for self-test operation. This paper presents the design of a low-cost self-test architecture and its integration with the PRESENT cipher core. The hardware overhead of the proposed low-cost self-test architecture is reduced by adopting two key strategies: 1) using hardware-efficient X-Compactor technique for test response compaction and 2) reusing the PRESENT cipher core as a Test Pattern Generator (TPG). The proposed self-test architecture is implemented on different Xilinx Field Programmable Gate Array (FPGA) platforms and devices. Analysis of the implementation results shows that the proposed self-test method occupies 23% less hardware area overhead and provides 14% higher throughput per slice performance with the fault coverage of over 99% compared with the existing self-test designs. The resulting analysis indicates that the proposed self-test design is one of the most viable testing solutions for resource-constrained IoT devices.
引用
收藏
页码:46045 / 46058
页数:14
相关论文
共 50 条
  • [31] Low cost test architecture for mixed-signal integrated circuits
    da Silva, Julio L., Jr.
    Camargo, Emerson
    Foster, Douglas
    Coelho, Sandro T.
    de Oliveira, Antonio G.
    Olmos, Alfredo
    Lubaszewski, Marcelo
    2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
  • [32] Integrated architecture for navigation and attitude control of low-cost suborbital launch vehicles
    dos Santos, Pedro
    Oliveira, Paulo
    ACTA ASTRONAUTICA, 2024, 222 : 52 - 68
  • [33] Low-Power and Space-Efficient Built In Self-Test Architecture With MSIC Test Pattern Generator
    Kolanchinathan, V. P.
    Kumar, T. R. Dinesh
    Jaishree, P.
    Niranjana, M.
    Sowmiya, M.
    Thresha, V
    Sri, K. Pooja
    JOURNAL OF POPULATION THERAPEUTICS AND CLINICAL PHARMACOLOGY, 2023, 30 (09): : E308 - E314
  • [34] Architecture of a small low-cost satellite
    Del Corso, D.
    Passerone, C.
    Reyneri, L. M.
    Sansoe, C.
    Borri, M.
    Speretta, S.
    Tranchero, M.
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 428 - 431
  • [35] Pseudo Random Self-Test Architecture for Advanced Encryption Standard
    Opritoiu, Flavius
    Bozesan, Andreea
    Vladutiu, Mircea
    2013 IEEE 19TH INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY IN ELECTRONIC PACKAGING (SIITME), 2013, : 271 - 276
  • [36] Signature Multi-Mode Hardware-Based Self-Test Architecture for Digital Integrated Circuits
    El-Mahlawy, Mohamed H.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 437 - 441
  • [37] Architecture of Built-In Self-Test and Recovery Memory Chips
    Landrienko, V. A.
    Diaa, Moamar
    Ryabtsev, V. G.
    Lutkina, T. Yu
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [38] Economic online self-test in the time-triggered architecture
    Steininger, A
    Temple, C
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (03): : 81 - 89
  • [39] A dual mode self-test for a stand alone AES core
    Hossain, Fakir Sharif
    Sakib, Taiyeb Hasan
    Ashar, Muhammad
    Ferdian, Rian
    PLOS ONE, 2021, 16 (12):
  • [40] A stereo audio ΣΔ ADC architecture with embedded SNDR Self-Test
    Rolindez, Luis
    Mir, Salvador
    Carbonero, Jean-Louis
    Goguet, Dimitri
    Chouba, Nabil
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 865 - +