A low complexity Reed-Solomon architecture using the Euclid's algorithm

被引:0
|
作者
Chang, H [1 ]
Sunwoo, MH [1 ]
机构
[1] Ajou Univ, Sch Elect & Elect Engn, Paldal Ku, Suwon 442749, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an efficient pipelined Reed-Solomon (RS) decoder. The proposed RS decoder architecture is based on the Euclid's algorithm, which can reduce the hardware complexity by more than 16% of existing RS architecture. The proposed RS decoder can be programmed to decode four RS codes defined in Galois field 2(8), i.e., (200, 188), (120, 108), (60, 48), and (40, 28) and can correct up to six errors. We have developed VHDL models and performed logic synthesis using the SYNOPSYS(TM) CAD tool. We have used the SAMSUNG(TM) 0.6 mu m SOG (Sea-of-Gate) cell library (KG75000). The total number of gates is about 31,000 and the proposed RS decoder operates at 40 MHz for the worst case simulations.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条
  • [41] Low complexity soft decision decoding algorithms for Reed-Solomon codes
    Vucetic, B
    Ponampalam, V
    Vuckovic, J
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2001, E84B (03) : 392 - 399
  • [42] On the Average Complexity of Reed-Solomon List Decoders
    Cassuto, Yuval
    Bruck, Jehoshua
    McEliece, Robert J.
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2013, 59 (04) : 2336 - 2351
  • [43] Low complexity iterative decoding of Reed-Solomon convolutional concatenated codes
    Samy, Ramy
    Mahran, Ashraf
    Mohasseb, Yahya
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2021, 34 (14)
  • [44] Low-Complexity Implementation of RAID Based on Reed-Solomon Codes
    Trifonov, P.
    ACM TRANSACTIONS ON STORAGE, 2015, 11 (01)
  • [45] Reliable transmission with low complexity Reed-Solomon Block Turbo Codes
    Zhou, R
    Picart, A
    Pyndiah, R
    Goalic, A
    1ST INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS 2004, PROCEEDINGS, 2004, : 193 - 197
  • [46] A low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 127 - 130
  • [47] VLSI architecture design of modified Euclidean algorithm for reed-solomon code
    Chang, YW
    Jeng, JH
    Truong, TK
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 304 - 306
  • [48] A VLSI implementation of a low complexity Reed-Solomon encoder and decoder for CDPD
    Ge, Q
    Mao, JF
    Rong, MT
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 435 - 439
  • [49] High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm
    Park, Jeong-In
    Lee, Kihoon
    Choi, Chang-Seok
    Lee, Hanho
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 452 - 455
  • [50] ARCHITECTURE FOR VLSI DESIGN OF REED-SOLOMON ENCODERS
    LIU, KY
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (02) : 170 - 175