A low complexity Reed-Solomon architecture using the Euclid's algorithm

被引:0
|
作者
Chang, H [1 ]
Sunwoo, MH [1 ]
机构
[1] Ajou Univ, Sch Elect & Elect Engn, Paldal Ku, Suwon 442749, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an efficient pipelined Reed-Solomon (RS) decoder. The proposed RS decoder architecture is based on the Euclid's algorithm, which can reduce the hardware complexity by more than 16% of existing RS architecture. The proposed RS decoder can be programmed to decode four RS codes defined in Galois field 2(8), i.e., (200, 188), (120, 108), (60, 48), and (40, 28) and can correct up to six errors. We have developed VHDL models and performed logic synthesis using the SYNOPSYS(TM) CAD tool. We have used the SAMSUNG(TM) 0.6 mu m SOG (Sea-of-Gate) cell library (KG75000). The total number of gates is about 31,000 and the proposed RS decoder operates at 40 MHz for the worst case simulations.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条
  • [21] Area-efficient Recursive Degree Computationless Modified Euclid's Architecture for Reed-Solomon Decoder
    Guo, Wen
    Gai, Weixin
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [22] Low-Complexity Chase Decoding of Reed-Solomon Codes Using Module
    Xing, Jiongyue
    Chen, Li
    Bossert, Martin
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2020, 68 (10) : 6012 - 6022
  • [23] VLSI Architecture of Euclideanized BM Algorithm for Reed-Solomon Code
    Chen, Huang-Chi
    Chang, Yu-Wen
    Hwang, Rey-Chue
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2009, 25 (04) : 1041 - 1054
  • [24] COMPLEXITY OF DECODING REED-SOLOMON CODES
    JUSTESEN, J
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1976, 22 (02) : 237 - 238
  • [25] Application of low complexity Reed-Solomon decoder in seismic exploration
    Wang, Haishan
    Ma, Cheng
    Jia, Huibo
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2010, 31 (07): : 1632 - 1637
  • [26] VLSI architecture of modified Euclidean algorithm for Reed-Solomon code
    Chang, YW
    Truong, TK
    Jeng, JH
    INFORMATION SCIENCES, 2003, 155 (1-2) : 139 - 150
  • [27] VLSI architecture of Euclideanized BM algorithm for Reed-Solomon code
    Deaprtment of Electrical Engineering, I-Shou Univerity, Kaohsiung, 840, Taiwan
    不详
    不详
    J. Inf. Sci. Eng., 2009, 4 (1041-1054):
  • [28] Modified Polynomial Selection Architecture for Low-complexity Chase Decoding of Reed-Solomon Codes
    Wang, Hao
    Zhang, Wei
    Pan, Boyang
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1791 - 1794
  • [29] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239
  • [30] A parametrical architecture for Reed-Solomon decoders
    Petre, ME
    Masera, G
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 81 - 84