Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets

被引:4
|
作者
Ramezani, Reza [1 ]
Antonio Clemente, Juan [2 ]
Franco, Francisco J. [3 ,4 ]
机构
[1] Univ Isfahan, Fac Comp Engn, Esfahan, Iran
[2] Univ Complutense Madrid, Comp Architecture Dept, Madrid 28040, Spain
[3] Univ Complutense Madrid UCM, Fac Ciencias Fis, Dept Struct Matter Thermal Phys & Elect, Madrid, Spain
[4] Univ Complutense Madrid UCM, Fac Ciencias Fis, Inst Particle & Cosmos Phys IPARCOS, Madrid, Spain
关键词
Reliability model; Multiple cell upsets; Soft errors; Hardware tasks; FPGA-based designs; MAKESPAN OPTIMIZATION; SYSTEMS;
D O I
10.1016/j.ress.2020.107036
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k >= 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.
引用
收藏
页数:9
相关论文
共 24 条
  • [11] HAFTA: Highly Available Fault-Tolerant Architecture to Protect SRAM-Based Reconfigurable Devices Against Multiple Bit Upsets
    Ghaderi, Zana
    Miremadi, Seyed Ghassem
    Asadi, Hossein
    Fazeli, Mahdi
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (01) : 203 - 212
  • [12] Impact of incident direction on neutron-induced single-bit and multiple-cell upsets in 14 nm FinFET and 65 nm planar SRAMs
    杨少华
    张战刚
    雷志锋
    黄云
    习凯
    王松林
    梁天骄
    童腾
    李晓辉
    彭超
    吴福根
    李斌
    Chinese Physics B, 2022, (12) : 375 - 381
  • [13] Impact of incident direction on neutron-induced single-bit and multiple-cell upsets in 14 nm FinFET and 65 nm planar SRAMs
    Yang, Shao-Hua
    Zhang, Zhan-Gang
    Lei, Zhi-Feng
    Huang, Yun
    Xi, Kai
    Wang, Song-Lin
    Liang, Tian-Jiao
    Tong, Teng
    Li, Xiao-Hui
    Peng, Chao
    Wu, Fu-Gen
    Li, Bin
    CHINESE PHYSICS B, 2022, 31 (12)
  • [14] Fault Injection Controller Based Framework to Characterize Multiple Bit Upsets for FPGA Designs
    Sharma, Jhalak
    Rao, Nanditha
    Mohamed, Otmane Ait
    2020 IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2020,
  • [15] Influences of supply voltage on single event upsets and multiple-cell upsets in nanometer SRAM across a wide linear energy transfer range*
    Luo, Yin-Yong
    Chen, Wei
    Zhang, Feng-Qi
    Wang, Tan
    CHINESE PHYSICS B, 2021, 30 (04)
  • [16] Influences of supply voltage on single event upsets and multiple-cell upsets in nanometer SRAM across a wide linear energy transfer range
    罗尹虹
    陈伟
    张凤祁
    王坦
    Chinese Physics B, 2021, (04) : 690 - 698
  • [17] Impacts of test factors on heavy ion single event multiple-cell upsets in nanometer-scale SRAM
    罗尹虹
    张凤祁
    郭红霞
    肖尧
    赵雯
    丁李利
    王园明
    Journal of Semiconductors, 2015, (11) : 69 - 74
  • [18] Impacts of test factors on heavy ion single event multiple-cell upsets in nanometer-scale SRAM
    Luo, Yinhong
    Zhang, Fengqi
    Guo, Hongxia
    Xiao, Yao
    Zhao, Wen
    Ding, Lili
    Wang, Yuanming
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (11)
  • [19] Impacts of test factors on heavy ion single event multiple-cell upsets in nanometer-scale SRAM
    罗尹虹
    张凤祁
    郭红霞
    肖尧
    赵雯
    丁李利
    王园明
    Journal of Semiconductors, 2015, 36 (11) : 69 - 74
  • [20] Low-Cost Multiple Bit Upset Correction in SRAM-Based FPGA Configuration Frames
    Ebrahimi, Mojtaba
    Rao, Parthasarathy Murali B.
    Seyyedi, Razi
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 932 - 943