Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets

被引:4
|
作者
Ramezani, Reza [1 ]
Antonio Clemente, Juan [2 ]
Franco, Francisco J. [3 ,4 ]
机构
[1] Univ Isfahan, Fac Comp Engn, Esfahan, Iran
[2] Univ Complutense Madrid, Comp Architecture Dept, Madrid 28040, Spain
[3] Univ Complutense Madrid UCM, Fac Ciencias Fis, Dept Struct Matter Thermal Phys & Elect, Madrid, Spain
[4] Univ Complutense Madrid UCM, Fac Ciencias Fis, Inst Particle & Cosmos Phys IPARCOS, Madrid, Spain
关键词
Reliability model; Multiple cell upsets; Soft errors; Hardware tasks; FPGA-based designs; MAKESPAN OPTIMIZATION; SYSTEMS;
D O I
10.1016/j.ress.2020.107036
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k >= 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.
引用
收藏
页数:9
相关论文
共 24 条
  • [1] Tibetan-Plateau-Based Real-Time Testing and Simulations of Single-Bit and Multiple-Cell Upsets in QDRII plus SRAM Devices
    Zhang, Zhangang
    Lei, Zhifeng
    Tong, Teng
    Li, Xiaohui
    Xi, Kai
    Peng, Chao
    Shi, Qian
    He, Yujuan
    Huang, Yun
    En, Yunfei
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (07) : 1368 - 1373
  • [2] Statistical Method to Extract Radiation-Induced Multiple-Cell Upsets in SRAM-Based FPGAs
    Perez-Celis, Andres
    Wirthlin, Michael J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (01) : 50 - 56
  • [3] Protecting SRAM-based FPGAs Against Multiple Bit Upsets Using Erasure Codes
    Rao, Parthasarathy M. B.
    Ebrahimi, Mojtaba
    Seyyedi, Razi
    Tahoori, Mehdi B.
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [4] Soft Error Reliability Prediction of SRAM-based FPGA Designs
    Vacca, Eleonora
    Azimi, Sarah
    De Sio, Corrado
    Portaluri, Andrea
    Rizzieri, Daniele
    Sterpone, Luca
    Codinachs, David Merodio
    Poivey, Christian
    2022 22ND EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, RADECS, 2022, : 257 - 260
  • [5] The orientational dependence of single event upsets and multiple-cell upsets in 65 nm dual DICE SRAM
    Luo, YinYong
    Zhang, FengQi
    Wei, Chen
    Ding, LiLi
    Pan, XiaoYu
    MICROELECTRONICS RELIABILITY, 2019, 94 : 24 - 31
  • [6] The Influence of Ion Track Characteristics on Single-Event Upsets and Multiple-Cell Upsets in Nanometer SRAM
    Luo, Yinhong
    Zhang, Fengqi
    Chen, Wei
    Ding, Lili
    Wang, Tan
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 1111 - 1119
  • [7] Angular dependence of proton single event multiple-cell upsets in nanometer SRAM
    Luo Yin-Hong
    Zhang Feng-Qi
    Guo Hong-Xia
    Guo Xiao-Qiang
    Zhao Wen
    Ding Li-Li
    Wang Yuan-Ming
    ACTA PHYSICA SINICA, 2015, 64 (21)
  • [8] Partial TMR for Improving the Soft Error Reliability of SRAM-Based FPGA Designs
    Keller, Andrew M.
    Wirthlin, Michael J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 1023 - 1031
  • [9] Characterizing a RISC-V SRAM-based FPGA implementation against Single Event Upsets using fault injection
    Ramos, Alexis
    Antonio Maestro, Juan
    Reviriego, Pedro
    MICROELECTRONICS RELIABILITY, 2017, 78 : 205 - 211
  • [10] A New Placement Algorithm for the Mitigation of Multiple Cell Upsets in SRAM-based FPGAs
    Sterpone, L.
    Battezzati, N.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1231 - 1236