UnSync-CMP: Multicore CMP Architecture for Energy-Efficient Soft-Error Reliability

被引:8
|
作者
Jeyapaul, Reiley [1 ]
Hong, Fei [1 ]
Rhisheekesan, Abhishek [1 ]
Shrivastava, Aviral [1 ]
Lee, Kyoungwoo [2 ]
机构
[1] Arizona State Univ, Sch Comp Informat & Decis Syst Engn, Compiler Microarchitecture Lab, Tempe, AZ 85281 USA
[2] Yonsei Univ, Dependable Comp Lab, Seoul 120749, South Korea
基金
美国国家科学基金会;
关键词
Multicore architecture; soft error; CMP; reliability; power efficiency;
D O I
10.1109/TPDS.2013.14
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Reducing device dimensions, increasing transistor densities, and smaller timing windows, expose the vulnerability of processors to soft errors induced by charge carrying particles. Since these factors are only consequences of the inevitable advancement in processor technology, the industry has been forced to improve reliability on general purpose chip multiprocessors (CMPs). With the availability of increased hardware resources, redundancy-based techniques are the most promising methods to eradicate soft-error failures in CMP systems. In this work, we propose a novel customizable and redundant CMP architecture (UnSync) that utilizes hardware-based detection mechanisms (most of which are readily available in the processor), to reduce overheads during error-free executions. In the presence of errors (which are infrequent), the always forward execution enabled recovery mechanism provides for resilience in the system. The inherent nature of our architecture framework supports customization of the redundancy, and thereby provides means to achieve possible performance-reliability tradeoffs in many-core systems. We provide a redundancy-based soft-error resilient CMP architecture for both write-through and write-back cache configurations. We design a detailed RTL model of our UnSync architecture and perform hardware synthesis to compare the hardware (power/area) overheads incurred. We compare the same with those of the Reunion technique, a state-of-the-art redundant multicore architecture. We also perform cycle-accurate simulations over a wide range of SPEC2000, and MiBench benchmarks to evaluate the performance efficiency achieved over that of the Reunion architecture. Experimental results show that, our UnSync architecture reduces power consumption by 34.5 percent and improves performance by up to 20 percent with 13.3 percent less area overhead, when compared to the Reunion architecture for the same level of reliability achieved.
引用
收藏
页码:254 / 263
页数:10
相关论文
共 23 条
  • [21] X-Rel: Energy-Efficient and Low-Overhead Approximate Reliability Framework for Error-Tolerant Applications Deployed in Critical Systems
    Vafaei, Jafar
    Akbari, Omid
    Shafique, Muhammad
    Hochberger, Christian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (07) : 1051 - 1064
  • [22] Local bit line 8T SRAM based in-memory computing architecture for energy-efficient linear error correction codec implementation
    Rajput, Anil Kumar
    Pattanaik, Manisha
    MICROELECTRONICS JOURNAL, 2023, 137
  • [23] Hyperdimensional Computing with 3D VRRAM In-Memory Kernels: Device-Architecture Co-Design for Energy-Efficient, Error-Resilient Language Recognition
    Li, Haitong
    Wu, Tony F.
    Rahimi, Abbas
    Li, Kai-Shin
    Rusch, Miles
    Lin, Chang-Hsien
    Hsu, Juo-Luen
    Sabry, Mohamed M.
    Eryilmaz, S. Burc
    Sohn, Joon
    Chiu, Wen-Cheng
    Chen, Min-Cheng
    Wu, Tsung-Ta
    Shieh, Jia-Min
    Yeh, Wen-Kuan
    Rabaey, Jan M.
    Mitra, Subhasish
    Wong, H. -S. Philip
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,