Scaling trends of power noise in 3-D ICs

被引:9
|
作者
Xu, Kan [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
Through silicon vias (TSVs); 3-D integrated circuits (3-D ICs); Inductive coupling; Power supply noise; Technology scaling; TSV;
D O I
10.1016/j.vlsi.2015.07.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power supply noise in three-dimensional integrated circuits (3-D ICs) considering scaled CMOS and through silicon via (TSV) technologies is the focus of this paper. A TSV and inductance aware cell-based 3-D power network model is proposed and evaluated. Constant TSV aspect ratio and constant TSV area penalty scaling, as two scenarios of TSV technology scaling, are discussed. A comparison of power noise among via-first, via-middle, and via-last TSV technologies with CMOS scaling is also presented. When the TSV technology is a primary bottleneck in high performance 3-D ICs, an increasing TSV area penalty should be adopted to produce lower power noise. As a promising TSV technology, via-middle TSVs are shown to produce the lowest power noise with CMOS technology scaling. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:139 / 148
页数:10
相关论文
共 50 条
  • [1] Power Distribution Paths in 3-D ICs
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 263 - 268
  • [2] Noise Coupling Models in Heterogeneous 3-D ICs
    Vaisband, Boris
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2778 - 2786
  • [3] Efficient Modeling of Crosstalk Noise on Power Distribution Networks for Contactless 3-D ICs
    Papistas, Ioannis A.
    Pavlidis, Vasilis F.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2547 - 2558
  • [4] Synchronization and Power Integrity Issues in 3-D ICs
    Pavlidis, Vasilis F.
    Xu, Hu
    Tsioutsios, Ioannis
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 536 - 539
  • [5] Voltage scaling for 3-D ICs: When, how, and how much?
    Kalargaris, Harry
    Pavlidis, Vasilis F.
    MICROELECTRONICS JOURNAL, 2017, 69 : 35 - 44
  • [6] Modeling and Analysis of Power Distribution Networks in 3-D ICs
    Hu, Xiang
    Du, Peng
    Buckwalter, James F.
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 354 - 366
  • [7] A Robust Integrated Power Delivery Methodology for 3-D ICs
    Safari, Yousef
    Vaisband, Boris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 287 - 295
  • [8] Power Supply Noise-Aware At-Speed Delay Fault Testing of Monolithic 3-D ICs
    Hung, Shao-Chun
    Lu, Yi-Chen
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1875 - 1888
  • [9] Technical trends for SMD, 3-D structures propel hybrid ICs ahead
    Shimizu, Akihiko
    JEE. Journal of electronic engineering, 1992, 29 (309): : 76 - 78
  • [10] Wafer Level Integration of 3-D Heat Sinks in Power ICs
    Para, Isabella
    Marasso, S. L.
    Perrone, D.
    Gentile, M. G.
    Sanfilippo, C.
    Richieri, Giovanni
    Merlin, Luigi
    Pugliese, D.
    Cocuzza, M.
    Ferrero, S.
    Scaltrito, L.
    Pirri, C. F.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 4226 - 4232