Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes

被引:155
|
作者
Ker, MD [1 ]
Chen, SL [1 ]
Tsai, CS [1 ]
机构
[1] Natl Chiao Tung Univ, Nanoelect & Gigascale Syst Lab, Inst Elect, Hsinchu 30050, Taiwan
关键词
body effect; charge pump circuit; gate-oxide reliability; high-voltage generator; low voltage;
D O I
10.1109/JSSC.2006.872704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new charge pump circuit with consideration of gateoxide reliability is designed with two pumping branches in this paper. The charge transfer switches in the new proposed circuit can be completely turned on and turned off, so its pumping efficiency is higher than that of the traditional designs. Moreover, the maximum gate-source and gate-drain voltages of all devices in the proposed charge pump circuit do not exceed the normal operating power supply voltage (VDD). Two test chips have been implemented in a 0.35-mu m 3.3-V CMOS process to verify the new proposed charge pump circuit. The measured output voltage of the new proposed four-stage charge pump circuit with each pumping capacitor of 2 pF to drive the capacitive output load is around 8.8 V under 3.3-V power supply (VDD = 3.3 V), which is limited by the junction breakdown voltage of the parasitic pn-junction in the given process. The new proposed circuit is suitable for applications in low-voltage CMOS processes because of its high pumping efficiency and no overstress across the gate oxide of devices.
引用
收藏
页码:1100 / 1107
页数:8
相关论文
共 50 条
  • [31] Ultrathin gate-oxide breakdown - Reversibility at low voltage
    Cheung, KR
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2006, 6 (01) : 67 - 74
  • [32] A CMOS low voltage charge pump
    Bhalerao, Shantanu A.
    Chaudhary, Abhishek V.
    Patrikar, Rajendra M.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 941 - +
  • [33] Design of a Low Voltage Charge Pump Circuit for RFID Tag
    Wei, Kang Cheng
    Reaz, M. B. I.
    Amin, Md Syedul
    Jalil, Jubayer
    Rahman, Labonnah F.
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 466 - 469
  • [34] A low-voltage CMOS current squarer circuit
    Wisetphanichkij, S
    Singkrajom, N
    Kumngern, M
    Dejhan, K
    International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 262 - 265
  • [35] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cbeng
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +
  • [36] An Efficient, Wide-Output, High-Voltage Charge Pump With a Stage Selection Circuit Realized in a Low-Voltage CMOS Process
    Luo, Zhicong
    Yu, Li-Chin
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (09) : 3437 - 3444
  • [37] LOW VOLTAGE CHARGE PUMP CIRCUIT USING 0.18 μm CMOS TECHNOLOGY
    Wei, Kang Cheng
    Amin, Md Syedul
    Reaz, Mamun Bin Ibne
    Rahman, Labonnah Farzana
    Jalil, Jubayer
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2013, 58 (01): : 83 - 92
  • [38] Design Topologies of a CMOS Charge Pump Circuit for Low Power Applications
    Rahman, Labonnah Farzana
    Marufuzzaman, Mohammad
    Alam, Lubna
    Bin Mokhtar, Mazlin
    ELECTRONICS, 2021, 10 (06) : 1 - 13
  • [39] Design of mixed-voltage crystal oscillator circuit in low-voltage CMOS technology
    Ker, Ming-Dou
    Liao, Hung-Tai
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1121 - 1124
  • [40] A Novel Gate Boosting Circuit or 2-Phase High Voltage CMOS Charge Pump
    Wong, Oi-Ying
    Tam, Wing-Shan
    Kok, Chi-Wah
    Wong, Hei
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 250 - +