Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes

被引:155
|
作者
Ker, MD [1 ]
Chen, SL [1 ]
Tsai, CS [1 ]
机构
[1] Natl Chiao Tung Univ, Nanoelect & Gigascale Syst Lab, Inst Elect, Hsinchu 30050, Taiwan
关键词
body effect; charge pump circuit; gate-oxide reliability; high-voltage generator; low voltage;
D O I
10.1109/JSSC.2006.872704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new charge pump circuit with consideration of gateoxide reliability is designed with two pumping branches in this paper. The charge transfer switches in the new proposed circuit can be completely turned on and turned off, so its pumping efficiency is higher than that of the traditional designs. Moreover, the maximum gate-source and gate-drain voltages of all devices in the proposed charge pump circuit do not exceed the normal operating power supply voltage (VDD). Two test chips have been implemented in a 0.35-mu m 3.3-V CMOS process to verify the new proposed charge pump circuit. The measured output voltage of the new proposed four-stage charge pump circuit with each pumping capacitor of 2 pF to drive the capacitive output load is around 8.8 V under 3.3-V power supply (VDD = 3.3 V), which is limited by the junction breakdown voltage of the parasitic pn-junction in the given process. The new proposed circuit is suitable for applications in low-voltage CMOS processes because of its high pumping efficiency and no overstress across the gate oxide of devices.
引用
收藏
页码:1100 / 1107
页数:8
相关论文
共 50 条
  • [21] Low-voltage charge pump circuit with double boost technique
    Uemi, Allex
    Hino, Shota
    Masui, Yoshihiro
    ELECTRICAL ENGINEERING IN JAPAN, 2020, 213 (1-4) : 24 - 32
  • [22] ESD reliability of thinner gate oxide in deep-submicron low-voltage CMOS technology
    Ker, MD
    Wu, CY
    Chang, HH
    Huang, CC
    Wu, CN
    Yu, TL
    1996 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 1996, : 98 - 101
  • [23] Low-voltage charge pump
    Zhang, M
    Llaser, N
    ELECTRONICS LETTERS, 2006, 42 (03) : 154 - 156
  • [24] Comprehensive gate-oxide reliability evaluation for DRAM processes
    Vollertsen, RP
    Abadeer, WW
    MICROELECTRONICS RELIABILITY, 1996, 36 (11-12) : 1631 - 1638
  • [25] Charge pump circuit design for a low input voltage
    Yeo, Sung-Dae
    Jang, Young-Jin
    Lee, Kyoung-Kun
    Kim, Seong-Jong
    Kim, Seong-Kweon
    International Journal of Control and Automation, 2014, 7 (05): : 259 - 268
  • [26] Low-voltage CMOS bias circuit
    Seevinck, E
    duPlessis, M
    Joubert, TH
    Theron, AE
    ELECTRONICS LETTERS, 1996, 32 (20) : 1879 - 1880
  • [27] On the Design of Power-Rail ESD Clamp Circuit with Consideration of Gate Leakage Current in 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2281 - +
  • [29] High-voltage stress test paradigms of analog CMOS ICs for gate-oxide reliability enhancement
    Khalil, MA
    Wey, CL
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 333 - 338
  • [30] Extreme-voltage stress vector generation of analog CMOS ICs for gate-oxide reliability enhancement
    Khalil, MA
    Wey, CL
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 348 - 357